Home | History | Annotate | Line # | Download | only in include
ctlreg.h revision 1.29
      1  1.29   eeh /*	$NetBSD: ctlreg.h,v 1.29 2002/01/14 20:44:30 eeh Exp $ */
      2   1.1   eeh 
      3   1.1   eeh /*
      4  1.26   eeh  * Copyright (c) 1996-2001 Eduardo Horvath
      5   1.1   eeh  *
      6   1.1   eeh  * Redistribution and use in source and binary forms, with or without
      7   1.1   eeh  * modification, are permitted provided that the following conditions
      8   1.1   eeh  * are met:
      9   1.1   eeh  * 1. Redistributions of source code must retain the above copyright
     10   1.1   eeh  *    notice, this list of conditions and the following disclaimer.
     11  1.11   eeh  *
     12  1.11   eeh  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR  ``AS IS'' AND
     13   1.1   eeh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     14   1.1   eeh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     15  1.11   eeh  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR  BE LIABLE
     16   1.1   eeh  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     17   1.1   eeh  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     18   1.1   eeh  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     19   1.1   eeh  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     20   1.1   eeh  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     21   1.1   eeh  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     22   1.1   eeh  * SUCH DAMAGE.
     23   1.1   eeh  *
     24   1.1   eeh  */
     25   1.1   eeh 
     26   1.1   eeh /*
     27   1.1   eeh  * Sun 4u control registers. (includes address space definitions
     28   1.1   eeh  * and some registers in control space).
     29   1.1   eeh  */
     30   1.1   eeh 
     31   1.1   eeh /*
     32   1.1   eeh  * The Alternate address spaces.
     33   1.1   eeh  *
     34   1.1   eeh  * 0x00-0x7f are privileged
     35   1.1   eeh  * 0x80-0xff can be used by users
     36   1.1   eeh  */
     37   1.1   eeh 
     38  1.26   eeh #define	ASI_LITTLE	0x08		/* This bit should make an ASI little endian */
     39   1.1   eeh 
     40  1.26   eeh #define	ASI_NUCLEUS			0x04	/* [4u] kernel address space */
     41  1.26   eeh #define	ASI_NUCLEUS_LITTLE		0x0c	/* [4u] kernel address space, little endian */
     42   1.1   eeh 
     43  1.26   eeh #define	ASI_AS_IF_USER_PRIMARY		0x10	/* [4u] primary user address space */
     44  1.26   eeh #define	ASI_AS_IF_USER_SECONDARY	0x11	/* [4u] secondary user address space */
     45   1.1   eeh 
     46  1.26   eeh #define	ASI_PHYS_CACHED			0x14	/* [4u] MMU bypass to main memory */
     47  1.26   eeh #define	ASI_PHYS_NON_CACHED		0x15	/* [4u] MMU bypass to I/O location */
     48  1.26   eeh 
     49  1.26   eeh #define	ASI_AS_IF_USER_PRIMARY_LITTLE	0x18	/* [4u] primary user address space, little endian  */
     50  1.26   eeh #define	ASI_AS_IF_USER_SECONDARY_LITTIE	0x19	/* [4u] secondary user address space, little endian  */
     51  1.26   eeh 
     52  1.26   eeh #define	ASI_PHYS_CACHED_LITTLE		0x1c	/* [4u] MMU bypass to main memory, little endian */
     53  1.26   eeh #define	ASI_PHYS_NON_CACHED_LITTLE	0x1d	/* [4u] MMU bypass to I/O location, little endian */
     54  1.26   eeh 
     55  1.26   eeh #define	ASI_NUCLEUS_QUAD_LDD		0x24	/* [4u] use w/LDDA to load 128-bit item */
     56  1.26   eeh #define	ASI_NUCLEUS_QUAD_LDD_LITTLE	0x2c	/* [4u] use w/LDDA to load 128-bit item, little endian */
     57  1.26   eeh 
     58  1.26   eeh #define	ASI_FLUSH_D_PAGE_PRIMARY	0x38	/* [4u] flush D-cache page using primary context */
     59  1.26   eeh #define	ASI_FLUSH_D_PAGE_SECONDARY	0x39	/* [4u] flush D-cache page using secondary context */
     60  1.26   eeh #define	ASI_FLUSH_D_CTX_PRIMARY		0x3a	/* [4u] flush D-cache context using primary context */
     61  1.26   eeh #define	ASI_FLUSH_D_CTX_SECONDARY	0x3b	/* [4u] flush D-cache context using secondary context */
     62  1.26   eeh 
     63  1.26   eeh #define	ASI_LSU_CONTROL_REGISTER	0x45	/* [4u] load/store unit control register */
     64  1.26   eeh 
     65  1.26   eeh #define	ASI_DCACHE_DATA			0x46	/* [4u] diagnostic access to D-cache data RAM */
     66  1.26   eeh #define	ASI_DCACHE_TAG			0x47	/* [4u] diagnostic access to D-cache tag RAM */
     67  1.26   eeh 
     68  1.26   eeh #define	ASI_INTR_DISPATCH_STATUS	0x48	/* [4u] interrupt dispatch status register */
     69  1.26   eeh #define	ASI_INTR_RECEIVE		0x49	/* [4u] interrupt receive status register */
     70  1.26   eeh #define	ASI_MID_REG			0x4a	/* [4u] hardware config and MID */
     71  1.26   eeh #define	ASI_ERROR_EN_REG		0x4b	/* [4u] asynchronous error enables */
     72  1.26   eeh #define	ASI_AFSR			0x4c	/* [4u] asynchronous fault status register */
     73  1.26   eeh #define	ASI_AFAR			0x4d	/* [4u] asynchronous fault address register */
     74  1.26   eeh 
     75  1.26   eeh #define	ASI_ICACHE_DATA			0x66	/* [4u] diagnostic access to D-cache data RAM */
     76  1.26   eeh #define	ASI_ICACHE_TAG			0x67	/* [4u] diagnostic access to D-cache tag RAM */
     77  1.26   eeh #define	ASI_FLUSH_I_PAGE_PRIMARY	0x68	/* [4u] flush D-cache page using primary context */
     78  1.26   eeh #define	ASI_FLUSH_I_PAGE_SECONDARY	0x69	/* [4u] flush D-cache page using secondary context */
     79  1.26   eeh #define	ASI_FLUSH_I_CTX_PRIMARY		0x6a	/* [4u] flush D-cache context using primary context */
     80  1.26   eeh #define	ASI_FLUSH_I_CTX_SECONDARY	0x6b	/* [4u] flush D-cache context using secondary context */
     81  1.26   eeh 
     82  1.26   eeh #define	ASI_BLOCK_AS_IF_USER_PRIMARY	0x70	/* [4u] primary user address space, block loads/stores */
     83  1.26   eeh #define	ASI_BLOCK_AS_IF_USER_SECONDARY	0x71	/* [4u] secondary user address space, block loads/stores */
     84  1.26   eeh 
     85  1.26   eeh #define	ASI_ECACHE_DIAG			0x76	/* [4u] diag access to E-cache tag and data */
     86  1.26   eeh #define	ASI_DATAPATH_ERR_REG_WRITE	0x77	/* [4u] ASI is reused */
     87  1.26   eeh 
     88  1.26   eeh #define	ASI_BLOCK_AS_IF_USER_PRIMARY_LITTLE	0x78	/* [4u] primary user address space, block loads/stores */
     89  1.26   eeh #define	ASI_BLOCK_AS_IF_USER_SECONDARY_LITTLE	0x79	/* [4u] secondary user address space, block loads/stores */
     90  1.26   eeh 
     91  1.26   eeh #define	ASI_INTERRUPT_RECEIVE_DATA	0x7f	/* [4u] interrupt receive data registers {0,1,2} */
     92  1.26   eeh #define	ASI_DATAPATH_ERR_REG_READ	0x7f	/* [4u] read access to datapath error registers (ASI reused) */
     93  1.26   eeh 
     94  1.26   eeh #define	ASI_PRIMARY			0x80	/* [4u] primary address space */
     95  1.26   eeh #define	ASI_SECONDARY			0x81	/* [4u] secondary address space */
     96  1.28   eeh #define	ASI_PRIMARY_NOFAULT		0x82	/* [4u] primary address space, no fault */
     97  1.28   eeh #define	ASI_SECONDARY_NOFAULT		0x83	/* [4u] secondary address space, no fault */
     98  1.26   eeh 
     99  1.26   eeh #define	ASI_PRIMARY_LITTLE		0x88	/* [4u] primary address space, little endian */
    100  1.26   eeh #define	ASI_SECONDARY_LITTLE		0x89	/* [4u] secondary address space, little endian */
    101  1.28   eeh #define	ASI_PRIMARY_NOFAULT_LITTLE	0x8a	/* [4u] primary address space, no fault, little endian */
    102  1.28   eeh #define	ASI_SECONDARY_NOFAULT_LITTLE	0x8b	/* [4u] secondary address space, no fault, little endian */
    103  1.26   eeh 
    104  1.26   eeh #define	ASI_PST8_PRIMARY		0xc0	/* [VIS] Eight 8-bit partial store, primary */
    105  1.26   eeh #define	ASI_PST8_SECONDARY		0xc1	/* [VIS] Eight 8-bit partial store, secondary */
    106  1.26   eeh #define	ASI_PST16_PRIMARY		0xc2	/* [VIS] Four 16-bit partial store, primary */
    107  1.26   eeh #define	ASI_PST16_SECONDARY		0xc3	/* [VIS] Fout 16-bit partial store, secondary */
    108  1.26   eeh #define	ASI_PST32_PRIMARY		0xc4	/* [VIS] Two 32-bit partial store, primary */
    109  1.26   eeh #define	ASI_PST32_SECONDARY		0xc5	/* [VIS] Two 32-bit partial store, secondary */
    110  1.26   eeh 
    111  1.26   eeh #define	ASI_PST8_PRIMARY_LITTLE		0xc8	/* [VIS] Eight 8-bit partial store, primary, little endian */
    112  1.26   eeh #define	ASI_PST8_SECONDARY_LITTLE	0xc9	/* [VIS] Eight 8-bit partial store, secondary, little endian */
    113  1.26   eeh #define	ASI_PST16_PRIMARY_LITTLE	0xca	/* [VIS] Four 16-bit partial store, primary, little endian */
    114  1.26   eeh #define	ASI_PST16_SECONDARY_LITTLE	0xcb	/* [VIS] Fout 16-bit partial store, secondary, little endian */
    115  1.26   eeh #define	ASI_PST32_PRIMARY_LITTLE	0xcc	/* [VIS] Two 32-bit partial store, primary, little endian */
    116  1.26   eeh #define	ASI_PST32_SECONDARY_LITTLE	0xcd	/* [VIS] Two 32-bit partial store, secondary, little endian */
    117  1.26   eeh 
    118  1.26   eeh #define	ASI_FL8_PRIMARY			0xd0	/* [VIS] One 8-bit load/store floating, primary */
    119  1.26   eeh #define	ASI_FL8_SECONDARY		0xd1	/* [VIS] One 8-bit load/store floating, secondary */
    120  1.26   eeh #define	ASI_FL16_PRIMARY		0xd2	/* [VIS] One 16-bit load/store floating, primary */
    121  1.26   eeh #define	ASI_FL16_SECONDARY		0xd3	/* [VIS] One 16-bit load/store floating, secondary */
    122  1.26   eeh 
    123  1.26   eeh #define	ASI_FL8_PRIMARY_LITTLE		0xd8	/* [VIS] One 8-bit load/store floating, primary, little endian */
    124  1.26   eeh #define	ASI_FL8_SECONDARY_LITTLE	0xd9	/* [VIS] One 8-bit load/store floating, secondary, little endian */
    125  1.26   eeh #define	ASI_FL16_PRIMARY_LITTLE		0xda	/* [VIS] One 16-bit load/store floating, primary, little endian */
    126  1.26   eeh #define	ASI_FL16_SECONDARY_LITTLE	0xdb	/* [VIS] One 16-bit load/store floating, secondary, little endian */
    127  1.26   eeh 
    128  1.26   eeh #define	ASI_BLOCK_COMMIT_PRIMARY	0xe0	/* [4u] block store with commit, primary */
    129  1.26   eeh #define	ASI_BLOCK_COMMIT_SECONDARY	0xe1	/* [4u] block store with commit, secondary */
    130  1.26   eeh #define	ASI_BLOCK_PRIMARY		0xf0	/* [4u] block load/store, primary */
    131  1.26   eeh #define	ASI_BLOCK_SECONDARY		0xf1	/* [4u] block load/store, secondary */
    132  1.26   eeh #define	ASI_BLOCK_PRIMARY_LITTLE	0xf8	/* [4u] block load/store, primary, little endian */
    133  1.26   eeh #define	ASI_BLOCK_SECONDARY_LITTLE	0xf9	/* [4u] block load/store, secondary, little endian */
    134   1.1   eeh 
    135   1.1   eeh 
    136   1.1   eeh /*
    137   1.1   eeh  * These are the shorter names used by Solaris
    138   1.1   eeh  */
    139   1.1   eeh 
    140  1.26   eeh #define	ASI_N		ASI_NUCLEUS
    141  1.26   eeh #define	ASI_NL		ASI_NUCLEUS_LITTLE
    142  1.26   eeh #define	ASI_AIUP	ASI_AS_IF_USER_PRIMARY
    143  1.26   eeh #define	ASI_AIUS	ASI_AS_IF_USER_SECONDARY
    144  1.26   eeh #define	ASI_AIUPL	ASI_AS_IF_USER_PRIMARY_LITTLE
    145  1.26   eeh #define	ASI_AIUSL	ASI_AS_IF_USER_SECONDARY_LITTLE
    146  1.26   eeh #define	ASI_P		ASI_PRIMARY
    147  1.26   eeh #define	ASI_S		ASI_SECONDARY
    148  1.28   eeh #define	ASI_PNF		ASI_PRIMARY_NOFAULT
    149  1.28   eeh #define	ASI_SNF		ASI_SECONDARY_NOFAULT
    150  1.26   eeh #define	ASI_PL		ASI_PRIMARY_LITTLE
    151  1.26   eeh #define	ASI_SL		ASI_SECONDARY_LITTLE
    152  1.28   eeh #define	ASI_PNFL	ASI_PRIMARY_NOFAULT_LITTLE
    153  1.28   eeh #define	ASI_SNFL	ASI_SECONDARY_NOFAULT_LITTLE
    154  1.26   eeh #define	ASI_FL8_P	ASI_FL8_PRIMARY
    155  1.26   eeh #define	ASI_FL8_S	ASI_FL8_SECONDARY
    156  1.26   eeh #define	ASI_FL16_P	ASI_FL16_PRIMARY
    157  1.26   eeh #define	ASI_FL16_S	ASI_FL16_SECONDARY
    158  1.26   eeh #define	ASI_FL8_PL	ASI_FL8_PRIMARY_LITTLE
    159  1.26   eeh #define	ASI_FL8_SL	ASI_FL8_SECONDARY_LITTLE
    160  1.26   eeh #define	ASI_FL16_PL	ASI_FL16_PRIMARY_LITTLE
    161  1.26   eeh #define	ASI_FL16_SL	ASI_FL16_SECONDARY_LITTLE
    162  1.26   eeh #define	ASI_BLK_AIUP	ASI_BLOCK_AS_IF_USER_PRIMARY
    163  1.26   eeh #define	ASI_BLK_AIUPL	ASI_BLOCK_AS_IF_USER_PRIMARY_LITTLE
    164  1.26   eeh #define	ASI_BLK_AIUS	ASI_BLOCK_AS_IF_USER_SECONDARY
    165  1.26   eeh #define	ASI_BLK_AIUSL	ASI_BLOCK_AS_IF_USER_SECONDARY_LITTLE
    166  1.26   eeh #define	ASI_BLK_COMMIT_P		ASI_BLOCK_COMMIT_PRIMARY
    167  1.26   eeh #define	ASI_BLK_COMMIT_PRIMARY		ASI_BLOCK_COMMIT_PRIMARY
    168  1.26   eeh #define	ASI_BLK_COMMIT_S		ASI_BLOCK_COMMIT_SECONDARY
    169  1.26   eeh #define	ASI_BLK_COMMIT_SECONDARY	ASI_BLOCK_COMMIT_SECONDARY
    170  1.26   eeh #define	ASI_BLK_P			ASI_BLOCK_PRIMARY
    171  1.26   eeh #define	ASI_BLK_PL			ASI_BLOCK_PRIMARY_LITTLE
    172  1.26   eeh #define	ASI_BLK_S			ASI_BLOCK_SECONDARY
    173  1.26   eeh #define	ASI_BLK_SL			ASI_BLOCK_SECONDARY_LITTLE
    174   1.1   eeh 
    175  1.28   eeh /* Alternative spellings */
    176  1.28   eeh #define ASI_PRIMARY_NO_FAULT		ASI_PRIMARY_NOFAULT
    177  1.28   eeh #define ASI_PRIMARY_NO_FAULT_LITTLE	ASI_PRIMARY_NOFAULT_LITTLE
    178  1.28   eeh #define ASI_SECONDARY_NO_FAULT		ASI_SECONDARY_NOFAULT
    179  1.28   eeh #define ASI_SECONDARY_NO_FAULT_LITTLE	ASI_SECONDARY_NOFAULT_LITTLE
    180  1.28   eeh 
    181  1.29   eeh #define	PHYS_ASI(x)	(((x) | 0x09) == 0x1d)
    182  1.26   eeh #define	LITTLE_ASI(x)	((x) & ASI_LITTLE)
    183  1.14   eeh 
    184   1.1   eeh /*
    185   1.1   eeh  * The following are 4u control registers
    186   1.1   eeh  */
    187  1.18   eeh 
    188  1.18   eeh 
    189  1.18   eeh /* Get the CPU's UPAID */
    190  1.18   eeh #define	UPA_CR_MID(x)	(((x)>>17)&0x1f)
    191  1.18   eeh #define	CPU_UPAID	UPA_CR_MID(ldxa(0, ASI_MID_REG))
    192   1.1   eeh 
    193   1.1   eeh /*
    194   1.1   eeh  * [4u] MMU and Cache Control Register (MCCR)
    195   1.1   eeh  * use ASI = 0x45
    196   1.1   eeh  */
    197  1.26   eeh #define	ASI_MCCR	ASI_LSU_CONTROL_REGISTER
    198  1.26   eeh #define	MCCR		0x00
    199   1.1   eeh 
    200   1.1   eeh /* MCCR Bits and their meanings */
    201  1.26   eeh #define	MCCR_DMMU_EN	0x08
    202  1.26   eeh #define	MCCR_IMMU_EN	0x04
    203  1.26   eeh #define	MCCR_DCACHE_EN	0x02
    204  1.26   eeh #define	MCCR_ICACHE_EN	0x01
    205   1.1   eeh 
    206   1.1   eeh 
    207   1.1   eeh /*
    208   1.1   eeh  * MMU control registers
    209   1.1   eeh  */
    210   1.1   eeh 
    211   1.1   eeh /* Choose an MMU */
    212  1.26   eeh #define	ASI_DMMU		0x58
    213  1.26   eeh #define	ASI_IMMU		0x50
    214   1.1   eeh 
    215   1.1   eeh /* Other assorted MMU ASIs */
    216  1.26   eeh #define	ASI_IMMU_8KPTR		0x51
    217  1.26   eeh #define	ASI_IMMU_64KPTR		0x52
    218  1.26   eeh #define	ASI_IMMU_DATA_IN	0x54
    219  1.26   eeh #define	ASI_IMMU_TLB_DATA	0x55
    220  1.26   eeh #define	ASI_IMMU_TLB_TAG	0x56
    221  1.26   eeh #define	ASI_DMMU_8KPTR		0x59
    222  1.26   eeh #define	ASI_DMMU_64KPTR		0x5a
    223  1.26   eeh #define	ASI_DMMU_DATA_IN	0x5c
    224  1.26   eeh #define	ASI_DMMU_TLB_DATA	0x5d
    225  1.26   eeh #define	ASI_DMMU_TLB_TAG	0x5e
    226   1.1   eeh 
    227   1.1   eeh /*
    228   1.1   eeh  * The following are the control registers
    229   1.1   eeh  * They work on both MMUs unless noted.
    230   1.1   eeh  *
    231   1.1   eeh  * Register contents are defined later on individual registers.
    232   1.1   eeh  */
    233  1.26   eeh #define	TSB_TAG_TARGET		0x0
    234  1.26   eeh #define	TLB_DATA_IN		0x0
    235  1.26   eeh #define	CTX_PRIMARY		0x08	/* primary context -- DMMU only */
    236  1.26   eeh #define	CTX_SECONDARY		0x10	/* secondary context -- DMMU only */
    237  1.26   eeh #define	SFSR			0x18
    238  1.26   eeh #define	SFAR			0x20	/* fault address -- DMMU only */
    239  1.26   eeh #define	TSB			0x28
    240  1.26   eeh #define	TLB_TAG_ACCESS		0x30
    241  1.26   eeh #define	VIRTUAL_WATCHPOINT	0x38
    242  1.26   eeh #define	PHYSICAL_WATCHPOINT	0x40
    243   1.1   eeh 
    244   1.1   eeh /* Tag Target bits */
    245  1.26   eeh #define	TAG_TARGET_VA_MASK	0x03ffffffffffffffffLL
    246  1.26   eeh #define	TAG_TARGET_VA(x)	(((x)<<22)&TAG_TARGET_VA_MASK)
    247  1.26   eeh #define	TAG_TARGET_CONTEXT(x)	((x)>>48)
    248  1.26   eeh #define	TAG_TARGET(c,v)		((((uint64_t)c)<<48)|(((uint64_t)v)&TAG_TARGET_VA_MASK))
    249   1.1   eeh 
    250   1.1   eeh /* SFSR bits for both D_SFSR and I_SFSR */
    251  1.26   eeh #define	SFSR_ASI(x)		((x)>>16)
    252  1.26   eeh #define	SFSR_FT_VA_OOR_2	0x02000 /* IMMU: jumpl or return to unsupportd VA */
    253  1.26   eeh #define	SFSR_FT_VA_OOR_1	0x01000 /* fault at unsupported VA */
    254  1.26   eeh #define	SFSR_FT_NFO		0x00800	/* DMMU: Access to page marked NFO */
    255  1.26   eeh #define	SFSR_ILL_ASI		0x00400	/* DMMU: Illegal (unsupported) ASI */
    256  1.26   eeh #define	SFSR_FT_IO_ATOMIC	0x00200	/* DMMU: Atomic access to noncacheable page */
    257  1.26   eeh #define	SFSR_FT_ILL_NF		0x00100	/* DMMU: NF load or flush to page marked E (has side effects) */
    258  1.26   eeh #define	SFSR_FT_PRIV		0x00080	/* Privilege violation */
    259  1.26   eeh #define	SFSR_FT_E		0x00040	/* DMUU: value of E bit associated address */
    260  1.26   eeh #define	SFSR_CTXT(x)		(((x)>>4)&0x3)
    261  1.26   eeh #define	SFSR_CTXT_IS_PRIM(x)	(SFSR_CTXT(x)==0x00)
    262  1.26   eeh #define	SFSR_CTXT_IS_SECOND(x)	(SFSR_CTXT(x)==0x01)
    263  1.26   eeh #define	SFSR_CTXT_IS_NUCLEUS(x)	(SFSR_CTXT(x)==0x02)
    264  1.26   eeh #define	SFSR_PRIV		0x00008	/* value of PSTATE.PRIV for faulting access */
    265  1.26   eeh #define	SFSR_W			0x00004 /* DMMU: attempted write */
    266  1.26   eeh #define	SFSR_OW			0x00002 /* Overwrite; prev vault was still valid */
    267  1.26   eeh #define	SFSR_FV			0x00001	/* Fault is valid */
    268  1.26   eeh #define	SFSR_FT	(SFSR_FT_VA_OOR_2|SFSR_FT_VA_OOR_1|SFSR_FT_NFO|SFSR_ILL_ASI|SFSR_FT_IO_ATOMIC|SFSR_FT_ILL_NF|SFSR_FT_PRIV)
    269   1.1   eeh 
    270   1.3   eeh #if 0
    271   1.3   eeh /* Old bits */
    272  1.26   eeh #define	SFSR_BITS "\40\16VAT\15VAD\14NFO\13ASI\12A\11NF\10PRIV\7E\6NUCLEUS\5SECONDCTX\4PRIV\3W\2OW\1FV"
    273   1.3   eeh #else
    274   1.3   eeh /* New bits */
    275  1.26   eeh #define	SFSR_BITS "\177\20" \
    276   1.3   eeh 	"f\20\30ASI\0" "b\16VAT\0" "b\15VAD\0" "b\14NFO\0" "b\13ASI\0" "b\12A\0" "b\11NF\0" "b\10PRIV\0" \
    277   1.3   eeh 	 "b\7E\0" "b\6NUCLEUS\0" "b\5SECONDCTX\0" "b\4PRIV\0" "b\3W\0" "b\2OW\0" "b\1FV\0"
    278   1.3   eeh #endif
    279   1.3   eeh 
    280   1.3   eeh /* ASFR bits */
    281  1.26   eeh #define	ASFR_ME			0x100000000LL
    282  1.26   eeh #define	ASFR_PRIV		0x080000000LL
    283  1.26   eeh #define	ASFR_ISAP		0x040000000LL
    284  1.26   eeh #define	ASFR_ETP		0x020000000LL
    285  1.26   eeh #define	ASFR_IVUE		0x010000000LL
    286  1.26   eeh #define	ASFR_TO			0x008000000LL
    287  1.26   eeh #define	ASFR_BERR		0x004000000LL
    288  1.26   eeh #define	ASFR_LDP		0x002000000LL
    289  1.26   eeh #define	ASFR_CP			0x001000000LL
    290  1.26   eeh #define	ASFR_WP			0x000800000LL
    291  1.26   eeh #define	ASFR_EDP		0x000400000LL
    292  1.26   eeh #define	ASFR_UE			0x000200000LL
    293  1.26   eeh #define	ASFR_CE			0x000100000LL
    294  1.26   eeh #define	ASFR_ETS		0x0000f0000LL
    295  1.26   eeh #define	ASFT_P_SYND		0x00000ffffLL
    296   1.3   eeh 
    297  1.26   eeh #define	AFSR_BITS "\177\20" \
    298   1.3   eeh         "b\40ME\0"      "b\37PRIV\0"    "b\36ISAP\0"    "b\35ETP\0" \
    299   1.3   eeh         "b\34IVUE\0"    "b\33TO\0"      "b\32BERR\0"    "b\31LDP\0" \
    300   1.3   eeh         "b\30CP\0"      "b\27WP\0"      "b\26EDP\0"     "b\25UE\0" \
    301   1.3   eeh         "b\24CE\0"      "f\20\4ETS\0"   "f\0\20P_SYND\0"
    302   1.3   eeh 
    303   1.1   eeh /*
    304   1.1   eeh  * Here's the spitfire TSB control register bits.
    305   1.1   eeh  *
    306   1.1   eeh  * Each TSB entry is 16-bytes wide.  The TSB must be size aligned
    307   1.1   eeh  */
    308  1.26   eeh #define	TSB_SIZE_512		0x0	/* 8kB, etc. */
    309  1.26   eeh #define	TSB_SIZE_1K		0x01
    310  1.26   eeh #define	TSB_SIZE_2K		0x02
    311  1.26   eeh #define	TSB_SIZE_4K		0x03
    312   1.1   eeh #define	TSB_SIZE_8K		0x04
    313  1.26   eeh #define	TSB_SIZE_16K		0x05
    314  1.26   eeh #define	TSB_SIZE_32K		0x06
    315  1.26   eeh #define	TSB_SIZE_64K		0x07
    316  1.26   eeh #define	TSB_SPLIT		0x1000
    317  1.26   eeh #define	TSB_BASE		0xffffffffffffe000
    318   1.1   eeh 
    319   1.1   eeh /*  TLB Tag Access bits */
    320  1.26   eeh #define	TLB_TAG_ACCESS_VA	0xffffffffffffe000
    321  1.26   eeh #define	TLB_TAG_ACCESS_CTX	0x0000000000001fff
    322   1.1   eeh 
    323   1.1   eeh /*
    324   1.1   eeh  * TLB demap registers.  TTEs are defined in v9pte.h
    325   1.1   eeh  *
    326   1.1   eeh  * Use the address space to select between IMMU and DMMU.
    327   1.1   eeh  * The address of the register selects which context register
    328   1.1   eeh  * to read the ASI from.
    329   1.1   eeh  *
    330   1.1   eeh  * The data stored in the register is interpreted as the VA to
    331   1.1   eeh  * use.  The DEMAP_CTX_<> registers ignore the address and demap the
    332   1.1   eeh  * entire ASI.
    333   1.1   eeh  *
    334   1.1   eeh  */
    335  1.26   eeh #define	ASI_IMMU_DEMAP			0x57	/* [4u] IMMU TLB demap */
    336  1.26   eeh #define	ASI_DMMU_DEMAP			0x5f	/* [4u] IMMU TLB demap */
    337   1.1   eeh 
    338  1.26   eeh #define	DEMAP_PAGE_NUCLEUS		((0x02)<<4)	/* Demap page from kernel AS */
    339  1.26   eeh #define	DEMAP_PAGE_PRIMARY		((0x00)<<4)	/* Demap a page from primary CTXT */
    340  1.26   eeh #define	DEMAP_PAGE_SECONDARY		((0x01)<<4)	/* Demap page from secondary CTXT (DMMU only) */
    341  1.26   eeh #define	DEMAP_CTX_NUCLEUS		((0x06)<<4)	/* Demap all of kernel CTXT */
    342  1.26   eeh #define	DEMAP_CTX_PRIMARY		((0x04)<<4)	/* Demap all of primary CTXT */
    343  1.26   eeh #define	DEMAP_CTX_SECONDARY		((0x05)<<4)	/* Demap all of secondary CTXT */
    344   1.1   eeh 
    345   1.1   eeh /*
    346   1.1   eeh  * Interrupt registers.  This really gets hairy.
    347   1.1   eeh  */
    348   1.1   eeh 
    349   1.1   eeh /* IRSR -- Interrupt Receive Status Ragister */
    350  1.26   eeh #define	ASI_IRSR	0x49
    351  1.26   eeh #define	IRSR		0x00
    352  1.26   eeh #define	IRSR_BUSY	0x020
    353  1.26   eeh #define	IRSR_MID(x)	(x&0x1f)
    354   1.1   eeh 
    355   1.1   eeh /* IRDR -- Interrupt Receive Data Registers */
    356  1.26   eeh #define	ASI_IRDR	0x7f
    357  1.26   eeh #define	IRDR_0H		0x40
    358  1.26   eeh #define	IRDR_0L		0x48	/* unimplemented */
    359  1.26   eeh #define	IRDR_1H		0x50
    360  1.26   eeh #define	IRDR_1L		0x58	/* unimplemented */
    361  1.26   eeh #define	IRDR_2H		0x60
    362  1.26   eeh #define	IRDR_2L		0x68	/* unimplemented */
    363  1.26   eeh #define	IRDR_3H		0x70	/* unimplemented */
    364  1.26   eeh #define	IRDR_3L		0x78	/* unimplemented */
    365   1.1   eeh 
    366   1.1   eeh /* SOFTINT ASRs */
    367  1.26   eeh #define	SET_SOFTINT	%asr20	/* Sets these bits */
    368  1.26   eeh #define	CLEAR_SOFTINT	%asr21	/* Clears these bits */
    369  1.26   eeh #define	SOFTINT		%asr22	/* Reads the register */
    370  1.26   eeh #define	TICK_CMPR	%asr23
    371   1.1   eeh 
    372   1.1   eeh #define	TICK_INT	0x01	/* level-14 clock tick */
    373  1.26   eeh #define	SOFTINT1	(0x1<<1)
    374  1.26   eeh #define	SOFTINT2	(0x1<<2)
    375  1.26   eeh #define	SOFTINT3	(0x1<<3)
    376  1.26   eeh #define	SOFTINT4	(0x1<<4)
    377  1.26   eeh #define	SOFTINT5	(0x1<<5)
    378  1.26   eeh #define	SOFTINT6	(0x1<<6)
    379  1.26   eeh #define	SOFTINT7	(0x1<<7)
    380  1.26   eeh #define	SOFTINT8	(0x1<<8)
    381  1.26   eeh #define	SOFTINT9	(0x1<<9)
    382  1.26   eeh #define	SOFTINT10	(0x1<<10)
    383  1.26   eeh #define	SOFTINT11	(0x1<<11)
    384  1.26   eeh #define	SOFTINT12	(0x1<<12)
    385  1.26   eeh #define	SOFTINT13	(0x1<<13)
    386  1.26   eeh #define	SOFTINT14	(0x1<<14)
    387  1.26   eeh #define	SOFTINT15	(0x1<<15)
    388   1.1   eeh 
    389   1.1   eeh /* Interrupt Dispatch -- usually reserved for cross-calls */
    390  1.26   eeh #define	ASR_IDSR	0x48 /* Interrupt dispatch status reg */
    391  1.26   eeh #define	IDSR		0x00
    392  1.26   eeh #define	IDSR_NACK	0x02
    393  1.26   eeh #define	IDSR_BUSY	0x01
    394  1.26   eeh 
    395  1.26   eeh #define	ASI_INTERRUPT_DISPATCH		0x77	/* [4u] spitfire interrupt dispatch regs */
    396  1.26   eeh #define	IDCR(x)		(((x)<<14)&0x70)	/* Store anything to this address to dispatch crosscall to CPU (x) */
    397  1.26   eeh #define	IDDR_0H		0x40			/* Store data to send in these regs */
    398  1.26   eeh #define	IDDR_0L		0x48	/* unimplemented */
    399  1.26   eeh #define	IDDR_1H		0x50
    400  1.26   eeh #define	IDDR_1L		0x58	/* unimplemented */
    401  1.26   eeh #define	IDDR_2H		0x60
    402  1.26   eeh #define	IDDR_2L		0x68	/* unimplemented */
    403  1.26   eeh #define	IDDR_3H		0x70	/* unimplemented */
    404  1.26   eeh #define	IDDR_3L		0x78	/* unimplemented */
    405   1.1   eeh 
    406   1.1   eeh /*
    407   1.1   eeh  * Error registers
    408   1.1   eeh  */
    409   1.1   eeh 
    410   1.1   eeh /* Since we won't try to fix async errs, we don't care about the bits in the regs */
    411  1.26   eeh #define	ASI_AFAR	0x4d	/* Asynchronous fault address register */
    412  1.26   eeh #define	AFAR		0x00
    413  1.26   eeh #define	ASI_AFSR	0x4c	/* Asynchronous fault status register */
    414  1.26   eeh #define	AFSR		0x00
    415  1.26   eeh 
    416  1.26   eeh #define	ASI_P_EER	0x4b	/* Error enable register */
    417  1.26   eeh #define	P_EER		0x00
    418  1.26   eeh #define	P_EER_ISAPEN	0x04	/* Enable fatal on ISAP */
    419  1.26   eeh #define	P_EER_NCEEN	0x02	/* Enable trap on uncorrectable errs */
    420  1.26   eeh #define	P_EER_CEEN	0x01	/* Enable trap on correctable errs */
    421  1.26   eeh 
    422  1.26   eeh #define	ASI_DATAPATH_READ	0x7f /* Read the regs */
    423  1.26   eeh #define	ASI_DATAPATH_WRITE	0x77 /* Write to the regs */
    424  1.26   eeh #define	P_DPER_0	0x00	/* Datapath err reg 0 */
    425  1.26   eeh #define	P_DPER_1	0x18	/* Datapath err reg 1 */
    426  1.26   eeh #define	P_DCR_0		0x20	/* Datapath control reg 0 */
    427  1.26   eeh #define	P_DCR_1		0x38	/* Datapath control reg 0 */
    428   1.1   eeh 
    429   1.2   eeh 
    430   1.2   eeh /* From sparc64/asm.h which I think I'll deprecate since it makes bus.h a pain. */
    431   1.2   eeh 
    432  1.21   eeh #ifndef _LOCORE
    433   1.1   eeh /*
    434   1.2   eeh  * GCC __asm constructs for doing assembly stuff.
    435   1.1   eeh  */
    436   1.2   eeh 
    437   1.2   eeh /*
    438   1.2   eeh  * ``Routines'' to load and store from/to alternate address space.
    439   1.2   eeh  * The location can be a variable, the asi value (address space indicator)
    440   1.2   eeh  * must be a constant.
    441   1.1   eeh  *
    442   1.2   eeh  * N.B.: You can put as many special functions here as you like, since
    443   1.2   eeh  * they cost no kernel space or time if they are not used.
    444   1.1   eeh  *
    445   1.2   eeh  * These were static inline functions, but gcc screws up the constraints
    446   1.2   eeh  * on the address space identifiers (the "n"umeric value part) because
    447   1.2   eeh  * it inlines too late, so we have to use the funny valued-macro syntax.
    448   1.2   eeh  */
    449   1.6   eeh 
    450  1.20   eeh /*
    451  1.20   eeh  * Apparently the definition of bypass ASIs is that they all use the
    452  1.20   eeh  * D$ so we need to flush the D$ to make sure we don't get data pollution.
    453  1.20   eeh  */
    454   1.6   eeh 
    455  1.21   eeh static __inline__ u_char lduba __P((paddr_t loc, int asi));
    456  1.21   eeh static __inline__ u_short lduha __P((paddr_t loc, int asi));
    457  1.21   eeh static __inline__ u_int lda __P((paddr_t loc, int asi));
    458  1.21   eeh static __inline__ int ldswa __P((paddr_t loc, int asi));
    459  1.21   eeh static __inline__ u_int64_t ldxa __P((paddr_t loc, int asi));
    460  1.21   eeh static __inline__ u_int64_t ldda __P((paddr_t loc, int asi));
    461  1.21   eeh 
    462  1.21   eeh static __inline__ void stba __P((paddr_t loc, int asi, u_char value));
    463  1.21   eeh static __inline__ void stha __P((paddr_t loc, int asi, u_short value));
    464  1.21   eeh static __inline__ void sta __P((paddr_t loc, int asi, u_int value));
    465  1.21   eeh static __inline__ void stxa __P((paddr_t loc, int asi, u_int64_t value));
    466  1.21   eeh static __inline__ void stda __P((paddr_t loc, int asi, u_int64_t value));
    467  1.21   eeh 
    468  1.23   eeh #if 0
    469  1.23   eeh static __inline__ unsigned int casa __P((paddr_t loc, int asi,
    470  1.23   eeh 	unsigned int value, unsigned int oldvalue));
    471  1.23   eeh static __inline__ u_int64_t casxa __P((paddr_t loc, int asi,
    472  1.23   eeh 	u_int64_t value, u_int64_t oldvalue));
    473  1.24  fvdl #endif
    474  1.23   eeh 
    475  1.21   eeh #ifdef __arch64__
    476  1.21   eeh static __inline__ u_char
    477  1.21   eeh lduba(paddr_t loc, int asi)
    478  1.21   eeh {
    479  1.21   eeh 	register unsigned int _lduba_v;
    480  1.21   eeh 
    481  1.21   eeh 	if (PHYS_ASI(asi)) {
    482  1.21   eeh 		__asm __volatile("wr %3,%%g0,%%asi; "
    483  1.21   eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; "
    484  1.21   eeh " lduba [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; "
    485  1.28   eeh " stxa %%g0,[%1] %4; membar #Sync; wr %%g0, 0x82, %%asi" :
    486  1.21   eeh 				 "=&r" (_lduba_v), "=r" (loc):
    487  1.21   eeh 				 "r" ((unsigned long)(loc)),
    488  1.21   eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    489  1.21   eeh 	} else {
    490  1.28   eeh 		__asm __volatile("wr %2,%%g0,%%asi; "
    491  1.28   eeh " lduba [%1]%%asi,%0; wr %%g0, 0x82, %%asi" :
    492  1.21   eeh 				 "=r" (_lduba_v) :
    493  1.21   eeh 				 "r" ((unsigned long)(loc)), "r" (asi));
    494  1.21   eeh 	}
    495  1.21   eeh 	return (_lduba_v);
    496  1.21   eeh }
    497  1.21   eeh #else
    498  1.21   eeh static __inline__ u_char
    499  1.21   eeh lduba(paddr_t loc, int asi)
    500  1.21   eeh {
    501  1.21   eeh 	register unsigned int _lduba_v, _loc_hi, _pstate;
    502  1.21   eeh 
    503  1.21   eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    504  1.21   eeh 	if (PHYS_ASI(asi)) {
    505  1.21   eeh 		__asm __volatile("wr %4,%%g0,%%asi; "
    506  1.21   eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %5; rdpr %%pstate,%1; "
    507  1.21   eeh " sllx %3,32,%0; or %0,%2,%0; wrpr %1,8,%%pstate; "
    508  1.21   eeh " membar #Sync; lduba [%0]%%asi,%0; wrpr %1,0,%%pstate; "
    509  1.28   eeh " andn %2,0x1f,%1; membar #Sync; stxa %%g0,[%1] %5; "
    510  1.28   eeh " membar #Sync; wr %%g0, 0x82, %%asi" :
    511  1.21   eeh 				 "=&r" (_lduba_v),  "=&r" (_pstate) :
    512  1.21   eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    513  1.21   eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    514  1.21   eeh 	} else {
    515  1.21   eeh 		__asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; "
    516  1.28   eeh " or %0,%1,%0; lduba [%0]%%asi,%0; wr %%g0, 0x82, %%asi" : "=&r" (_lduba_v) :
    517  1.21   eeh 				 "r" ((unsigned long)(loc)),
    518  1.21   eeh 				 "r" (_loc_hi), "r" (asi));
    519  1.21   eeh 	}
    520  1.21   eeh 	return (_lduba_v);
    521  1.21   eeh }
    522  1.21   eeh #endif
    523  1.21   eeh 
    524  1.21   eeh #ifdef __arch64__
    525  1.21   eeh /* load half-word from alternate address space */
    526  1.21   eeh static __inline__ u_short
    527  1.21   eeh lduha(paddr_t loc, int asi)
    528  1.21   eeh {
    529  1.21   eeh 	register unsigned int _lduha_v;
    530  1.21   eeh 
    531  1.21   eeh 	if (PHYS_ASI(asi)) {
    532  1.21   eeh 		__asm __volatile("wr %3,%%g0,%%asi; "
    533  1.21   eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; "
    534  1.21   eeh " lduha [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; "
    535  1.28   eeh " stxa %%g0,[%1] %4; membar #Sync; "
    536  1.28   eeh " wr %%g0, 0x82, %%asi" : "=&r" (_lduha_v), "=r" (loc) :
    537  1.21   eeh 				 "r" ((unsigned long)(loc)),
    538  1.21   eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    539  1.21   eeh 	} else {
    540  1.28   eeh 		__asm __volatile("wr %2,%%g0,%%asi; lduha [%1]%%asi,%0; "
    541  1.28   eeh " wr %%g0, 0x82, %%asi" :
    542  1.21   eeh 				 "=r" (_lduha_v) :
    543  1.21   eeh 				 "r" ((unsigned long)(loc)), "r" (asi));
    544  1.21   eeh 	}
    545  1.21   eeh 	return (_lduha_v);
    546  1.21   eeh }
    547  1.21   eeh #else
    548  1.21   eeh /* load half-word from alternate address space */
    549  1.21   eeh static __inline__ u_short
    550  1.21   eeh lduha(paddr_t loc, int asi) {
    551  1.21   eeh 	register unsigned int _lduha_v, _loc_hi, _pstate;
    552  1.21   eeh 
    553  1.21   eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    554  1.21   eeh 
    555  1.21   eeh 	if (PHYS_ASI(asi)) {
    556  1.21   eeh 		__asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1; "
    557  1.21   eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %5; wrpr %1,8,%%pstate; sllx %3,32,%0; "
    558  1.21   eeh " or %0,%2,%0; membar #Sync; lduha [%0]%%asi,%0; wrpr %1,0,%%pstate; "
    559  1.28   eeh " andn %2,0x1f,%1; membar #Sync; stxa %%g0,[%1] %5; "
    560  1.28   eeh " membar #Sync; wr %%g0, 0x82, %%asi" :
    561  1.21   eeh 				 "=&r" (_lduha_v), "=&r" (_pstate) :
    562  1.21   eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    563  1.21   eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    564  1.21   eeh 	} else {
    565  1.21   eeh 		__asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; "
    566  1.28   eeh " or %0,%1,%0; lduha [%0]%%asi,%0; wr %%g0, 0x82, %%asi" : "=&r" (_lduha_v) :
    567  1.21   eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    568  1.21   eeh 	}
    569  1.21   eeh 	return (_lduha_v);
    570  1.21   eeh }
    571  1.21   eeh #endif
    572  1.21   eeh 
    573  1.21   eeh 
    574  1.21   eeh #ifdef __arch64__
    575  1.21   eeh /* load unsigned int from alternate address space */
    576  1.21   eeh static __inline__ u_int
    577  1.21   eeh lda(paddr_t loc, int asi)
    578  1.21   eeh {
    579  1.21   eeh 	register unsigned int _lda_v;
    580  1.21   eeh 
    581  1.21   eeh 	if (PHYS_ASI(asi)) {
    582  1.21   eeh 		__asm __volatile("wr %3,%%g0,%%asi; "
    583  1.21   eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; "
    584  1.21   eeh " lda [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; "
    585  1.28   eeh " stxa %%g0,[%1] %4; membar #Sync; "
    586  1.28   eeh " wr %%g0, 0x82, %%asi" : "=&r" (_lda_v), "=r" (loc) :
    587  1.21   eeh 				 "r" ((unsigned long)(loc)),
    588  1.21   eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    589  1.21   eeh 	} else {
    590  1.21   eeh 		__asm __volatile("wr %2,%%g0,%%asi; lda [%1]%%asi,%0" :
    591  1.21   eeh 				 "=r" (_lda_v) :
    592  1.21   eeh 				 "r" ((unsigned long)(loc)), "r" (asi));
    593  1.21   eeh 	}
    594  1.21   eeh 	return (_lda_v);
    595  1.21   eeh }
    596  1.21   eeh 
    597  1.21   eeh /* load signed int from alternate address space */
    598  1.21   eeh static __inline__ int
    599  1.21   eeh ldswa(paddr_t loc, int asi)
    600  1.21   eeh {
    601  1.21   eeh 	register int _lda_v;
    602  1.21   eeh 
    603  1.21   eeh 	if (PHYS_ASI(asi)) {
    604  1.21   eeh 		__asm __volatile("wr %3,%%g0,%%asi; "
    605  1.21   eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; "
    606  1.21   eeh " ldswa [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; "
    607  1.28   eeh " stxa %%g0,[%1] %4; membar #Sync; "
    608  1.28   eeh " wr %%g0, 0x82, %%asi" : "=&r" (_lda_v), "=r" (loc) :
    609  1.21   eeh 				 "r" ((unsigned long)(loc)),
    610  1.21   eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    611  1.21   eeh 	} else {
    612  1.28   eeh 		__asm __volatile("wr %2,%%g0,%%asi; "
    613  1.28   eeh " ldswa [%1]%%asi,%0; wr %%g0, 0x82, %%asi" :
    614  1.21   eeh 				 "=r" (_lda_v) :
    615  1.21   eeh 				 "r" ((unsigned long)(loc)), "r" (asi));
    616  1.21   eeh 	}
    617  1.21   eeh 	return (_lda_v);
    618  1.21   eeh }
    619  1.21   eeh #else	/* __arch64__ */
    620  1.21   eeh /* load unsigned int from alternate address space */
    621  1.21   eeh static __inline__ u_int
    622  1.21   eeh lda(paddr_t loc, int asi)
    623  1.21   eeh {
    624  1.21   eeh 	register unsigned int _lda_v, _loc_hi, _pstate;
    625  1.21   eeh 
    626  1.21   eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    627  1.21   eeh 	if (PHYS_ASI(asi)) {
    628  1.21   eeh 		__asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1;"
    629  1.21   eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %5; wrpr %1,8,%%pstate; "
    630  1.21   eeh " sllx %3,32,%0; or %0,%2,%0; membar #Sync;lda [%0]%%asi,%0; "
    631  1.21   eeh " wrpr %1,0,%%pstate; andn %2,0x1f,%1; membar #Sync; "
    632  1.28   eeh " stxa %%g0,[%1] %5; membar #Sync; "
    633  1.28   eeh " wr %%g0, 0x82, %%asi" : "=&r" (_lda_v), "=&r" (_pstate) :
    634  1.21   eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    635  1.21   eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    636  1.21   eeh 	} else {
    637  1.21   eeh 		__asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; "
    638  1.28   eeh " or %0,%1,%0; lda [%0]%%asi,%0; wr %%g0, 0x82, %%asi" : "=&r" (_lda_v) :
    639  1.21   eeh 				 "r" ((unsigned long)(loc)),
    640  1.21   eeh 				 "r" (_loc_hi), "r" (asi));
    641  1.21   eeh 	}
    642  1.21   eeh 	return (_lda_v);
    643  1.21   eeh }
    644  1.21   eeh 
    645  1.21   eeh /* load signed int from alternate address space */
    646  1.21   eeh static __inline__ int
    647  1.21   eeh ldswa(paddr_t loc, int asi)
    648  1.21   eeh {
    649  1.21   eeh 	register int _lda_v, _loc_hi, _pstate;
    650  1.21   eeh 
    651  1.21   eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    652  1.21   eeh 	if (PHYS_ASI(asi)) {
    653  1.21   eeh 		__asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1;"
    654  1.21   eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %5; wrpr %1,8,%%pstate; sllx %3,32,%0;"
    655  1.21   eeh " or %0,%2,%0; membar #Sync; ldswa [%0]%%asi,%0; wrpr %1,0,%%pstate; "
    656  1.28   eeh " andn %2,0x1f,%1; membar #Sync; stxa %%g0,[%1] %5; membar #Sync; "
    657  1.28   eeh " wr %%g0, 0x82, %%asi" :
    658  1.21   eeh 				 "=&r" (_lda_v), "=&r" (_pstate) :
    659  1.21   eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    660  1.21   eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    661  1.21   eeh 	} else {
    662  1.21   eeh 		__asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; "
    663  1.28   eeh " or %0,%1,%0; ldswa [%0]%%asi,%0; wr %%g0, 0x82, %%asi" : "=&r" (_lda_v) :
    664  1.21   eeh 				 "r" ((unsigned long)(loc)),
    665  1.21   eeh 				 "r" (_loc_hi), "r" (asi));
    666  1.21   eeh 	}
    667  1.21   eeh 	return (_lda_v);
    668  1.21   eeh }
    669  1.21   eeh #endif /* __arch64__ */
    670  1.21   eeh 
    671  1.21   eeh #ifdef	__arch64__
    672  1.21   eeh /* load 64-bit int from alternate address space -- these should never be used */
    673  1.21   eeh static __inline__ u_int64_t
    674  1.21   eeh ldda(paddr_t loc, int asi)
    675  1.21   eeh {
    676  1.21   eeh 	register long long _lda_v;
    677  1.21   eeh 
    678  1.21   eeh 	if (PHYS_ASI(asi)) {
    679  1.21   eeh 		__asm __volatile("wr %3,%%g0,%%asi; "
    680  1.21   eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; "
    681  1.21   eeh " ldda [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; "
    682  1.28   eeh " stxa %%g0,[%1] %4; membar #Sync; "
    683  1.28   eeh " wr %%g0, 0x82, %%asi" : "=&r" (_lda_v), "=&r" (loc) :
    684  1.21   eeh 				 "r" ((unsigned long)(loc)),
    685  1.21   eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    686  1.21   eeh 	} else {
    687  1.28   eeh 		__asm __volatile("wr %2,%%g0,%%asi; "
    688  1.28   eeh " ldda [%1]%%asi,%0; wr %%g0, 0x82, %%asi" :
    689  1.21   eeh 				 "=r" (_lda_v) :
    690  1.21   eeh 				 "r" ((unsigned long)(loc)), "r" (asi));
    691  1.21   eeh 	}
    692  1.21   eeh 	return (_lda_v);
    693  1.21   eeh }
    694  1.21   eeh #else
    695  1.21   eeh /* load 64-bit int from alternate address space */
    696  1.21   eeh static __inline__ u_int64_t
    697  1.21   eeh ldda(paddr_t loc, int asi)
    698  1.21   eeh {
    699  1.21   eeh 	register long long _lda_v, _loc_hi, _pstate;
    700  1.21   eeh 
    701  1.21   eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    702  1.21   eeh 	if (PHYS_ASI(asi)) {
    703  1.21   eeh 		__asm __volatile("wr %4,%%g0,%%asi; rdpr %%pstate,%1;"
    704  1.21   eeh " andn %2,0x1f,%0; rdpr %%pstate,%1; stxa %%g0,[%0] %5; wrpr %1,8,%%pstate;"
    705  1.21   eeh " sllx %3,32,%0; or %0,%2,%0; membar #Sync; ldda [%0]%%asi,%0; wrpr %1,0,%%pstate; "
    706  1.28   eeh " andn %2,0x1f,%1; membar #Sync; stxa %%g0,[%1] %5; membar #Sync; "
    707  1.28   eeh " wr %%g0, 0x82, %%asi" :
    708  1.21   eeh 				 "=&r" (_lda_v), "=&r" (_pstate) :
    709  1.21   eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    710  1.21   eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    711  1.21   eeh 	} else {
    712  1.21   eeh 		__asm __volatile("wr %3,%%g0,%%asi; sllx %2,32,%0; "
    713  1.28   eeh " or %0,%1,%0; ldda [%0]%%asi,%0; wr %%g0, 0x82, %%asi" : "=&r" (_lda_v) :
    714  1.21   eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    715  1.21   eeh 	}
    716  1.21   eeh 	return (_lda_v);
    717  1.21   eeh }
    718  1.21   eeh #endif
    719  1.21   eeh 
    720  1.21   eeh 
    721  1.21   eeh #ifdef __arch64__
    722  1.21   eeh /* native load 64-bit int from alternate address space w/64-bit compiler*/
    723  1.21   eeh static __inline__ u_int64_t
    724  1.21   eeh ldxa(paddr_t loc, int asi)
    725  1.21   eeh {
    726  1.21   eeh 	register unsigned long _lda_v;
    727  1.21   eeh 
    728  1.21   eeh 	if (PHYS_ASI(asi)) {
    729  1.21   eeh 		__asm __volatile("wr %3,%%g0,%%asi; "
    730  1.21   eeh " andn %2,0x1f,%0; stxa %%g0,[%0] %4; membar #Sync; "
    731  1.21   eeh " ldxa [%2]%%asi,%0; andn %2,0x1f,%1; membar #Sync; "
    732  1.28   eeh " stxa %%g0,[%1] %4; membar #Sync; "
    733  1.28   eeh " wr %%g0, 0x82, %%asi" : "=&r" (_lda_v), "=r" (loc) :
    734  1.21   eeh 				 "r" ((unsigned long)(loc)),
    735  1.21   eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    736  1.21   eeh 	} else {
    737  1.28   eeh 		__asm __volatile("wr %2,%%g0,%%asi; "
    738  1.28   eeh " ldxa [%1]%%asi,%0; wr %%g0, 0x82, %%asi" :
    739  1.21   eeh 				 "=r" (_lda_v) :
    740  1.21   eeh 				 "r" ((unsigned long)(loc)), "r" (asi));
    741  1.21   eeh 	}
    742  1.21   eeh 	return (_lda_v);
    743  1.21   eeh }
    744  1.21   eeh #else
    745  1.21   eeh /* native load 64-bit int from alternate address space w/32-bit compiler*/
    746  1.21   eeh static __inline__ u_int64_t
    747  1.21   eeh ldxa(paddr_t loc, int asi)
    748  1.21   eeh {
    749  1.21   eeh 	register unsigned long _ldxa_lo, _ldxa_hi, _loc_hi;
    750  1.21   eeh 
    751  1.21   eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    752  1.21   eeh 	if (PHYS_ASI(asi)) {
    753  1.21   eeh 		__asm __volatile("wr %4,%%g0,%%asi; "
    754  1.21   eeh " andn %2,0x1f,%0; rdpr %%pstate,%1; stxa %%g0,[%0] %5; "
    755  1.21   eeh " sllx %3,32,%0; wrpr %1,8,%%pstate; or %0,%2,%0; membar #Sync; ldxa [%0]%%asi,%0; "
    756  1.21   eeh " wrpr %1,0,%%pstate; andn %2,0x1f,%1; membar #Sync; stxa %%g0,[%1] %5; membar #Sync; "
    757  1.28   eeh " srlx %0,32,%1; srl %0,0,%0; wr %%g0, 0x82, %%asi" :
    758  1.21   eeh 				 "=&r" (_ldxa_lo), "=&r" (_ldxa_hi) :
    759  1.21   eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    760  1.21   eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG));
    761  1.21   eeh 	} else {
    762  1.21   eeh 		__asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; "
    763  1.28   eeh " or %0,%2,%0; ldxa [%0]%%asi,%0; srlx %0,32,%1; "
    764  1.28   eeh " srl %0,0,%0;; wr %%g0, 0x82, %%asi" :
    765  1.21   eeh 				 "=&r" (_ldxa_lo), "=&r" (_ldxa_hi) :
    766  1.21   eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    767  1.21   eeh 				 "r" (asi));
    768  1.21   eeh 	}
    769  1.21   eeh 	return ((((int64_t)_ldxa_hi)<<32)|_ldxa_lo);
    770  1.21   eeh }
    771  1.21   eeh #endif
    772  1.21   eeh 
    773  1.21   eeh /* store byte to alternate address space */
    774  1.21   eeh #ifdef __arch64__
    775  1.21   eeh static __inline__ void
    776  1.21   eeh stba(paddr_t loc, int asi, u_char value)
    777  1.21   eeh {
    778  1.21   eeh 	if (PHYS_ASI(asi)) {
    779  1.21   eeh 		__asm __volatile("wr %3,%%g0,%%asi; stba %1,[%2]%%asi;"
    780  1.28   eeh " andn %2,0x1f,%0; membar #Sync; stxa %%g0,[%0] %4; membar #Sync; "
    781  1.28   eeh " wr %%g0, 0x82, %%asi" :
    782  1.23   eeh 			"=&r" (loc) :
    783  1.23   eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)),
    784  1.23   eeh 			"r" (asi), "n" (ASI_DCACHE_TAG));
    785  1.21   eeh 	} else {
    786  1.28   eeh 		__asm __volatile("wr %2,%%g0,%%asi; stba %0,[%1]%%asi; "
    787  1.28   eeh " wr %%g0, 0x82, %%asi" : :
    788  1.23   eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)),
    789  1.23   eeh 			"r" (asi));
    790  1.21   eeh 	}
    791  1.21   eeh }
    792  1.21   eeh #else
    793  1.21   eeh static __inline__ void
    794  1.21   eeh stba(paddr_t loc, int asi, u_char value)
    795  1.21   eeh {
    796  1.21   eeh 	register int _loc_hi, _pstate;
    797  1.21   eeh 
    798  1.21   eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    799  1.21   eeh 	if (PHYS_ASI(asi)) {
    800  1.21   eeh 		__asm __volatile("wr %5,%%g0,%%asi; sllx %4,32,%0; rdpr %%pstate,%1;"
    801  1.21   eeh " or %3,%0,%0; wrpr %1,8,%%pstate; stba %2,[%0]%%asi; wrpr %1,0,%%pstate; "
    802  1.28   eeh " andn %0,0x1f,%1;  membar #Sync; stxa %%g0,[%1] %6; membar #Sync; "
    803  1.28   eeh " wr %%g0, 0x82, %%asi" :
    804  1.21   eeh 				 "=&r" (_loc_hi), "=&r" (_pstate) :
    805  1.21   eeh 				 "r" ((int)(value)), "r" ((unsigned long)(loc)),
    806  1.21   eeh 				 "r" (_loc_hi), "r" (asi), "n" (ASI_DCACHE_TAG));
    807  1.21   eeh 	} else {
    808  1.21   eeh 		__asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; "
    809  1.28   eeh " or %2,%0,%0; stba %1,[%0]%%asi; wr %%g0, 0x82, %%asi" : "=&r" (_loc_hi) :
    810  1.21   eeh 				 "r" ((int)(value)), "r" ((unsigned long)(loc)),
    811  1.21   eeh 				 "r" (_loc_hi), "r" (asi));
    812  1.21   eeh 	}
    813  1.21   eeh }
    814  1.21   eeh #endif
    815  1.21   eeh 
    816  1.21   eeh /* store half-word to alternate address space */
    817  1.21   eeh #ifdef __arch64__
    818  1.21   eeh static __inline__ void
    819  1.21   eeh stha(paddr_t loc, int asi, u_short value)
    820  1.21   eeh {
    821  1.21   eeh 	if (PHYS_ASI(asi)) {
    822  1.21   eeh 		__asm __volatile("wr %3,%%g0,%%asi; stha %1,[%2]%%asi;"
    823  1.28   eeh " andn %2,0x1f,%0; membar #Sync; stxa %%g0,[%0] %4; membar #Sync; "
    824  1.28   eeh " wr %%g0, 0x82, %%asi" :
    825  1.23   eeh 			"=&r" (loc) :
    826  1.21   eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)),
    827  1.22   eeh 			"r" (asi), "n" (ASI_DCACHE_TAG) : "memory");
    828  1.21   eeh 	} else {
    829  1.28   eeh 		__asm __volatile("wr %2,%%g0,%%asi; stha %0,[%1]%%asi; "
    830  1.28   eeh " wr %%g0, 0x82, %%asi" : :
    831  1.23   eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)),
    832  1.23   eeh 			"r" (asi) : "memory");
    833  1.21   eeh 	}
    834  1.21   eeh }
    835  1.21   eeh #else
    836  1.21   eeh static __inline__ void
    837  1.21   eeh stha(paddr_t loc, int asi, u_short value)
    838  1.21   eeh {
    839  1.21   eeh 	register int _loc_hi, _pstate;
    840  1.21   eeh 
    841  1.21   eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    842  1.21   eeh 	if (PHYS_ASI(asi)) {
    843  1.21   eeh 		__asm __volatile("wr %5,%%g0,%%asi; sllx %4,32,%0; rdpr %%pstate,%1;"
    844  1.21   eeh " or %3,%0,%0; wrpr %1,8,%%pstate; stha %2,[%0]%%asi; wrpr %1,0,%%pstate; "
    845  1.28   eeh " andn %0,0x1f,%1;  membar #Sync; stxa %%g0,[%1] %6; membar #Sync; "
    846  1.28   eeh " wr %%g0, 0x82, %%asi" :
    847  1.23   eeh 			"=&r" (_loc_hi), "=&r" (_pstate) :
    848  1.23   eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)),
    849  1.23   eeh 			"r" (_loc_hi), "r" (asi),
    850  1.23   eeh 			"n" (ASI_DCACHE_TAG) : "memory");
    851  1.21   eeh 	} else {
    852  1.21   eeh 		__asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; "
    853  1.28   eeh " or %2,%0,%0; stha %1,[%0]%%asi; wr %%g0, 0x82, %%asi" : "=&r" (_loc_hi) :
    854  1.21   eeh 				 "r" ((int)(value)), "r" ((unsigned long)(loc)),
    855  1.22   eeh 				 "r" (_loc_hi), "r" (asi) : "memory");
    856  1.21   eeh 	}
    857  1.21   eeh }
    858  1.21   eeh #endif
    859  1.21   eeh 
    860  1.21   eeh 
    861  1.21   eeh /* store int to alternate address space */
    862  1.21   eeh #ifdef __arch64__
    863  1.21   eeh static __inline__ void
    864  1.21   eeh sta(paddr_t loc, int asi, u_int value)
    865  1.21   eeh {
    866  1.21   eeh 	if (PHYS_ASI(asi)) {
    867  1.21   eeh 		__asm __volatile("wr %3,%%g0,%%asi; sta %1,[%2]%%asi;"
    868  1.28   eeh " andn %2,0x1f,%0; membar #Sync; stxa %%g0,[%0] %4; membar #Sync; "
    869  1.28   eeh " wr %%g0, 0x82, %%asi" :
    870  1.23   eeh 			"=&r" (loc) :
    871  1.23   eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)),
    872  1.23   eeh 			"r" (asi), "n" (ASI_DCACHE_TAG) : "memory");
    873  1.21   eeh 	} else {
    874  1.28   eeh 		__asm __volatile("wr %2,%%g0,%%asi; sta %0,[%1]%%asi; "
    875  1.28   eeh " wr %%g0, 0x82, %%asi" : :
    876  1.23   eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)),
    877  1.23   eeh 			"r" (asi) : "memory");
    878  1.21   eeh 	}
    879  1.21   eeh }
    880  1.21   eeh #else
    881  1.21   eeh static __inline__ void
    882  1.21   eeh sta(paddr_t loc, int asi, u_int value)
    883  1.21   eeh {
    884  1.21   eeh 	register int _loc_hi, _pstate;
    885  1.21   eeh 
    886  1.21   eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    887  1.21   eeh 	if (PHYS_ASI(asi)) {
    888  1.21   eeh 		__asm __volatile("wr %5,%%g0,%%asi; sllx %4,32,%0; rdpr %%pstate,%1;"
    889  1.21   eeh " or %3,%0,%0; wrpr %1,8,%%pstate; sta %2,[%0]%%asi; wrpr %1,0,%%pstate; "
    890  1.28   eeh " andn %0,0x1f,%1;  membar #Sync; stxa %%g0,[%1] %6; membar #Sync; "
    891  1.28   eeh " wr %%g0, 0x82, %%asi" :
    892  1.23   eeh 			"=&r" (_loc_hi), "=&r" (_pstate) :
    893  1.23   eeh 			"r" ((int)(value)), "r" ((unsigned long)(loc)),
    894  1.23   eeh 			"r" (_loc_hi), "r" (asi),
    895  1.23   eeh 			"n" (ASI_DCACHE_TAG) : "memory");
    896  1.21   eeh 	} else {
    897  1.21   eeh 		__asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; "
    898  1.28   eeh " or %2,%0,%0; sta %1,[%0]%%asi; wr %%g0, 0x82, %%asi" : "=&r" (_loc_hi) :
    899  1.21   eeh 				 "r" ((int)(value)), "r" ((unsigned long)(loc)),
    900  1.22   eeh 				 "r" (_loc_hi), "r" (asi) : "memory");
    901  1.21   eeh 	}
    902  1.21   eeh }
    903  1.21   eeh #endif
    904  1.21   eeh 
    905  1.21   eeh /* store 64-bit int to alternate address space */
    906  1.21   eeh #ifdef __arch64__
    907  1.21   eeh static __inline__ void
    908  1.21   eeh stda(paddr_t loc, int asi, u_int64_t value)
    909  1.21   eeh {
    910  1.21   eeh 	if (PHYS_ASI(asi)) {
    911  1.21   eeh 		__asm __volatile("wr %3,%%g0,%%asi; stda %1,[%2]%%asi;"
    912  1.28   eeh " andn %2,0x1f,%0; membar #Sync; stxa %%g0,[%0] %4; membar #Sync; "
    913  1.28   eeh " wr %%g0, 0x82, %%asi" :
    914  1.23   eeh 			"=&r" (loc) :
    915  1.23   eeh 			"r" ((long long)(value)), "r" ((unsigned long)(loc)),
    916  1.23   eeh 			"r" (asi), "n" (ASI_DCACHE_TAG) : "memory");
    917  1.21   eeh 	} else {
    918  1.28   eeh 		__asm __volatile("wr %2,%%g0,%%asi; stda %0,[%1]%%asi; "
    919  1.28   eeh " wr %%g0, 0x82, %%asi" : :
    920  1.23   eeh 			"r" ((long long)(value)), "r" ((unsigned long)(loc)),
    921  1.23   eeh 			"r" (asi) : "memory");
    922  1.21   eeh 	}
    923  1.21   eeh }
    924  1.21   eeh #else
    925  1.21   eeh static __inline__ void
    926  1.21   eeh stda(paddr_t loc, int asi, u_int64_t value)
    927  1.21   eeh {
    928  1.21   eeh 	register int _loc_hi, _pstate;
    929  1.21   eeh 
    930  1.21   eeh 	_loc_hi = (((u_int64_t)loc)>>32);
    931  1.21   eeh 	if (PHYS_ASI(asi)) {
    932  1.21   eeh 		__asm __volatile("wr %5,%%g0,%%asi; sllx %4,32,%0; rdpr %%pstate,%1; "
    933  1.21   eeh " or %3,%0,%0; wrpr %1,8,%%pstate; stda %2,[%0]%%asi; wrpr %1,0,%%pstate;"
    934  1.28   eeh " andn %0,0x1f,%1;  membar #Sync; stxa %%g0,[%1] %6; membar #Sync; "
    935  1.28   eeh " wr %%g0, 0x82, %%asi" :
    936  1.23   eeh 			"=&r" (_loc_hi), "=&r" (_pstate) :
    937  1.23   eeh 			"r" ((long long)(value)), "r" ((unsigned long)(loc)),
    938  1.23   eeh 			"r" (_loc_hi), "r" (asi),
    939  1.23   eeh 			"n" (ASI_DCACHE_TAG) : "memory");
    940  1.21   eeh 	} else {
    941  1.21   eeh 		__asm __volatile("wr %4,%%g0,%%asi; sllx %3,32,%0; "
    942  1.28   eeh " or %2,%0,%0; stda %1,[%0]%%asi; wr %%g0, 0x82, %%asi" :
    943  1.23   eeh 			"=&r" (_loc_hi) :
    944  1.23   eeh 			"r" ((long long)(value)), "r" ((unsigned long)(loc)),
    945  1.23   eeh 			"r" (_loc_hi), "r" (asi) : "memory");
    946  1.21   eeh 	}
    947  1.21   eeh }
    948  1.21   eeh #endif
    949  1.21   eeh 
    950  1.21   eeh #ifdef __arch64__
    951  1.21   eeh /* native store 64-bit int to alternate address space w/64-bit compiler*/
    952  1.21   eeh static __inline__ void
    953  1.21   eeh stxa(paddr_t loc, int asi, u_int64_t value)
    954  1.21   eeh {
    955  1.21   eeh 	if (PHYS_ASI(asi)) {
    956  1.21   eeh 		__asm __volatile("wr %3,%%g0,%%asi; stxa %1,[%2]%%asi;"
    957  1.28   eeh " andn %2,0x1f,%0; membar #Sync; stxa %%g0,[%0] %4; membar #Sync; "
    958  1.28   eeh " wr %%g0, 0x82, %%asi" :
    959  1.23   eeh 			"=&r" (asi) :
    960  1.23   eeh 			"r" ((unsigned long)(value)),
    961  1.23   eeh 			"r" ((unsigned long)(loc)),
    962  1.23   eeh 			"r" (asi), "n" (ASI_DCACHE_TAG) : "memory");
    963  1.21   eeh 	} else {
    964  1.28   eeh 		__asm __volatile("wr %2,%%g0,%%asi; stxa %0,[%1]%%asi; "
    965  1.28   eeh " wr %%g0, 0x82, %%asi" : :
    966  1.23   eeh 			"r" ((unsigned long)(value)),
    967  1.23   eeh 			"r" ((unsigned long)(loc)), "r" (asi) : "memory");
    968  1.21   eeh 	}
    969  1.21   eeh }
    970  1.21   eeh #else
    971  1.21   eeh /* native store 64-bit int to alternate address space w/32-bit compiler*/
    972  1.21   eeh static __inline__ void
    973  1.21   eeh stxa(paddr_t loc, int asi, u_int64_t value)
    974  1.21   eeh {
    975  1.21   eeh 	int _stxa_lo, _stxa_hi, _loc_hi;
    976  1.21   eeh 
    977  1.21   eeh 	_stxa_lo = value;
    978  1.21   eeh 	_stxa_hi = ((u_int64_t)value)>>32;
    979  1.21   eeh 	_loc_hi = (((u_int64_t)(u_long)loc)>>32);
    980  1.21   eeh 
    981  1.21   eeh 	if (PHYS_ASI(asi)) {
    982  1.21   eeh 		__asm __volatile("wr %7,%%g0,%%asi; sllx %4,32,%1; sllx %6,32,%0; "
    983  1.23   eeh " or %1,%3,%1; rdpr %%pstate,%2; or %0,%5,%0; wrpr %2,8,%%pstate; "
    984  1.28   eeh " stxa %1,[%0]%%asi; wrpr %2,0,%%pstate; andn %0,0x1f,%1; "
    985  1.28   eeh " membar #Sync; stxa %%g0,[%1] %8; membar #Sync; wr %%g0, 0x82, %%asi" :
    986  1.21   eeh 				 "=&r" (_loc_hi), "=&r" (_stxa_hi),
    987  1.21   eeh 				 "=&r" ((int)(_stxa_lo)) :
    988  1.21   eeh 				 "r" ((int)(_stxa_lo)), "r" ((int)(_stxa_hi)),
    989  1.21   eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    990  1.22   eeh 				 "r" (asi), "n" (ASI_DCACHE_TAG) : "memory");
    991  1.21   eeh 	} else {
    992  1.21   eeh 		__asm __volatile("wr %6,%%g0,%%asi; sllx %3,32,%1; sllx %5,32,%0; "
    993  1.28   eeh " or %1,%2,%1; or %0,%4,%0; stxa %1,[%0]%%asi; wr %%g0, 0x82, %%asi" :
    994  1.21   eeh 				 "=&r" (_loc_hi), "=&r" (_stxa_hi) :
    995  1.21   eeh 				 "r" ((int)(_stxa_lo)), "r" ((int)(_stxa_hi)),
    996  1.21   eeh 				 "r" ((unsigned long)(loc)), "r" (_loc_hi),
    997  1.22   eeh 				 "r" (asi) : "memory");
    998  1.21   eeh 	}
    999  1.21   eeh }
   1000  1.21   eeh #endif
   1001  1.21   eeh 
   1002  1.24  fvdl #if 0
   1003  1.23   eeh #ifdef __arch64__
   1004  1.23   eeh /* native store 64-bit int to alternate address space w/64-bit compiler*/
   1005  1.23   eeh static __inline__ u_int64_t
   1006  1.23   eeh casxa(paddr_t loc, int asi, u_int64_t value, u_int64_t oldvalue)
   1007  1.23   eeh {
   1008  1.23   eeh 	if (PHYS_ASI(asi)) {
   1009  1.23   eeh 		__asm __volatile("wr %4,%%g0,%%asi; casxa [%3]%%asi,%2,%1;"
   1010  1.28   eeh " andn %3,0x1f,%0; membar #Sync; stxa %%g0,[%0] %5; membar #Sync; "
   1011  1.28   eeh " wr %%g0, 0x82, %%asi" :
   1012  1.23   eeh 			"=&r" (loc), "+r" (value) :
   1013  1.23   eeh 			"r" ((unsigned long)(oldvalue)),
   1014  1.23   eeh 			"r" ((unsigned long)(loc)),
   1015  1.23   eeh 			"r" (asi), "n" (ASI_DCACHE_TAG) : "memory");
   1016  1.23   eeh 	} else {
   1017  1.28   eeh 		__asm __volatile("wr %3,%%g0,%%asi; casxa [%1]%%asi,%2,%0; "
   1018  1.28   eeh " wr %%g0, 0x82, %%asi" :
   1019  1.23   eeh 			"+r" (value) :
   1020  1.23   eeh 			"r" ((unsigned long)(loc)), "r" (oldvalue), "r" (asi) :
   1021  1.23   eeh 			"memory");
   1022  1.23   eeh 	}
   1023  1.23   eeh 	return (value);
   1024  1.23   eeh }
   1025  1.23   eeh #else
   1026  1.23   eeh /* native store 64-bit int to alternate address space w/32-bit compiler*/
   1027  1.23   eeh static __inline__ u_int64_t
   1028  1.23   eeh casxa(paddr_t loc, int asi, u_int64_t value, u_int64_t oldvalue)
   1029  1.23   eeh {
   1030  1.23   eeh 	int _casxa_lo, _casxa_hi, _loc_hi, _oval_hi;
   1031  1.23   eeh 
   1032  1.23   eeh 	_casxa_lo = value;
   1033  1.23   eeh 	_casxa_hi = ((u_int64_t)value)>>32;
   1034  1.23   eeh 	_oval_hi = ((u_int64_t)oldvalue)>>32;
   1035  1.23   eeh 	_loc_hi = (((u_int64_t)(u_long)loc)>>32);
   1036  1.23   eeh 
   1037  1.25   eeh #ifdef __notyet
   1038  1.25   eeh /*
   1039  1.25   eeh  * gcc cannot handle this since it thinks it has >10 asm operands.
   1040  1.25   eeh  */
   1041  1.23   eeh 	if (PHYS_ASI(asi)) {
   1042  1.25   eeh 		__asm __volatile("wr %6,%%g0,%%asi; sllx %1,32,%1; sllx %0,32,%0; "
   1043  1.25   eeh " sllx %3,32,%3; or %1,%2,%1; rdpr %%pstate,%2; or %0,%4,%0; or %3,%5,%3; "
   1044  1.23   eeh " wrpr %2,8,%%pstate; casxa [%0]%%asi,%3,%1; wrpr %2,0,%%pstate; "
   1045  1.25   eeh " andn %0,0x1f,%3;  membar #Sync; stxa %%g0,[%3] %7; membar #Sync; "
   1046  1.28   eeh " sll %1,0,%2; srax %1,32,%1; wr %%g0, 0x82, %%asi " :
   1047  1.25   eeh 			"+r" (_loc_hi), "+r" (_casxa_hi),
   1048  1.23   eeh 			"+r" (_casxa_lo), "+r" (_oval_hi) :
   1049  1.25   eeh 			"r" ((unsigned long)(loc)),
   1050  1.25   eeh 			"r" ((unsigned int)(oldvalue)),
   1051  1.25   eeh 			"r" (asi), "n" (ASI_DCACHE_TAG));
   1052  1.23   eeh 	} else {
   1053  1.23   eeh 		__asm __volatile("wr %7,%%g0,%%asi; sllx %1,32,%1; sllx %5,32,%0; "
   1054  1.23   eeh " or %1,%2,%1; sllx %3,32,%2; or %0,%4,%0; or %2,%4,%2; "
   1055  1.28   eeh " casxa [%0]%%asi,%2,%1; sll %1,0,%2; srax %o1,32,%o1; wr %%g0, 0x82, %%asi " :
   1056  1.23   eeh 			"=&r" (_loc_hi), "+r" (_casxa_hi), "+r" (_casxa_lo) :
   1057  1.25   eeh 			"r" ((int)(_oval_hi)), "r" ((int)(oldvalue)),
   1058  1.23   eeh 			"r" ((unsigned long)(loc)), "r" (_loc_hi),
   1059  1.23   eeh 			"r" (asi) : "memory");
   1060  1.23   eeh 	}
   1061  1.25   eeh #endif
   1062  1.25   eeh 	return (((u_int64_t)_casxa_hi<<32)|(u_int64_t)_casxa_lo);
   1063  1.23   eeh }
   1064  1.23   eeh #endif
   1065  1.24  fvdl #endif /* 0 */
   1066  1.23   eeh 
   1067  1.23   eeh 
   1068   1.1   eeh 
   1069   1.2   eeh /* flush address from data cache */
   1070  1.26   eeh #define	flush(loc) ({ \
   1071   1.2   eeh 	__asm __volatile("flush %0" : : \
   1072  1.16   eeh 	     "r" ((unsigned long)(loc))); \
   1073   1.2   eeh })
   1074   1.2   eeh 
   1075   1.6   eeh /* Flush a D$ line */
   1076   1.6   eeh #if 0
   1077  1.26   eeh #define	flushline(loc) ({ \
   1078   1.6   eeh 	stxa(((paddr_t)loc)&(~0x1f), (ASI_DCACHE_TAG), 0); \
   1079   1.6   eeh         membar_sync(); \
   1080   1.6   eeh })
   1081   1.6   eeh #else
   1082  1.26   eeh #define	flushline(loc)
   1083   1.6   eeh #endif
   1084   1.6   eeh 
   1085   1.6   eeh /* The following two enable or disable the dcache in the LSU control register */
   1086  1.26   eeh #define	dcenable() ({ \
   1087   1.6   eeh 	int res; \
   1088   1.6   eeh 	__asm __volatile("ldxa [%%g0] %1,%0; or %0,%2,%0; stxa %0,[%%g0] %1; membar #Sync" \
   1089   1.6   eeh 		: "r" (res) : "n" (ASI_MCCR), "n" (MCCR_DCACHE_EN)); \
   1090   1.6   eeh })
   1091  1.26   eeh #define	dcdisable() ({ \
   1092   1.6   eeh 	int res; \
   1093   1.6   eeh 	__asm __volatile("ldxa [%%g0] %1,%0; andn %0,%2,%0; stxa %0,[%%g0] %1; membar #Sync" \
   1094   1.6   eeh 		: "r" (res) : "n" (ASI_MCCR), "n" (MCCR_DCACHE_EN)); \
   1095   1.6   eeh })
   1096   1.6   eeh 
   1097   1.6   eeh /*
   1098   1.6   eeh  * SPARC V9 memory barrier instructions.
   1099   1.6   eeh  */
   1100   1.6   eeh /* Make all stores complete before next store */
   1101  1.26   eeh #define	membar_storestore() __asm __volatile("membar #StoreStore" : :)
   1102   1.6   eeh /* Make all loads complete before next store */
   1103  1.26   eeh #define	membar_loadstore() __asm __volatile("membar #LoadStore" : :)
   1104   1.6   eeh /* Make all stores complete before next load */
   1105  1.26   eeh #define	membar_storeload() __asm __volatile("membar #StoreLoad" : :)
   1106   1.6   eeh /* Make all loads complete before next load */
   1107  1.26   eeh #define	membar_loadload() __asm __volatile("membar #LoadLoad" : :)
   1108   1.6   eeh /* Complete all outstanding memory operations and exceptions */
   1109  1.26   eeh #define	membar_sync() __asm __volatile("membar #Sync" : :)
   1110   1.6   eeh /* Complete all outstanding memory operations */
   1111  1.26   eeh #define	membar_memissue() __asm __volatile("membar #MemIssue" : :)
   1112   1.6   eeh /* Complete all outstanding stores before any new loads */
   1113  1.26   eeh #define	membar_lookaside() __asm __volatile("membar #Lookaside" : :)
   1114   1.2   eeh 
   1115   1.5   mrg #ifdef __arch64__
   1116   1.2   eeh /* read 64-bit %tick register */
   1117   1.2   eeh #define	tick() ({ \
   1118   1.3   eeh 	register u_long _tick_tmp; \
   1119   1.2   eeh 	__asm __volatile("rdpr %%tick, %0" : "=r" (_tick_tmp) :); \
   1120   1.2   eeh 	_tick_tmp; \
   1121   1.2   eeh })
   1122   1.2   eeh #else
   1123   1.9   eeh /* read 64-bit %tick register on 32-bit system */
   1124   1.2   eeh #define	tick() ({ \
   1125  1.25   eeh 	register u_int _tick_hi = 0, _tick_lo = 0; \
   1126  1.25   eeh 	__asm __volatile("rdpr %%tick, %0; srl %0,0,%1; srlx %0,32,%0 " \
   1127  1.10   eeh 		: "=r" (_tick_hi), "=r" (_tick_lo) : ); \
   1128  1.10   eeh 	(((u_int64_t)_tick_hi)<<32)|((u_int64_t)_tick_lo); \
   1129   1.2   eeh })
   1130   1.1   eeh #endif
   1131   1.2   eeh 
   1132  1.12   mrg extern void next_tick __P((long));
   1133   1.9   eeh #endif
   1134