Home | History | Annotate | Line # | Download | only in include
ctlreg.h revision 1.3
      1  1.3  eeh /*	$NetBSD: ctlreg.h,v 1.3 1998/09/05 23:57:26 eeh Exp $ */
      2  1.1  eeh 
      3  1.1  eeh /*
      4  1.1  eeh  * Copyright (c) 1996
      5  1.1  eeh  *	The President and Fellows of Harvard College. All rights reserved.
      6  1.1  eeh  * Copyright (c) 1992, 1993
      7  1.1  eeh  *	The Regents of the University of California.  All rights reserved.
      8  1.1  eeh  *
      9  1.1  eeh  * This software was developed by the Computer Systems Engineering group
     10  1.1  eeh  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
     11  1.1  eeh  * contributed to Berkeley.
     12  1.1  eeh  *
     13  1.1  eeh  * All advertising materials mentioning features or use of this software
     14  1.1  eeh  * must display the following acknowledgement:
     15  1.1  eeh  *	This product includes software developed by Harvard University.
     16  1.1  eeh  *	This product includes software developed by the University of
     17  1.1  eeh  *	California, Lawrence Berkeley Laboratory.
     18  1.1  eeh  *
     19  1.1  eeh  * Redistribution and use in source and binary forms, with or without
     20  1.1  eeh  * modification, are permitted provided that the following conditions
     21  1.1  eeh  * are met:
     22  1.1  eeh  * 1. Redistributions of source code must retain the above copyright
     23  1.1  eeh  *    notice, this list of conditions and the following disclaimer.
     24  1.1  eeh  * 2. Redistributions in binary form must reproduce the above copyright
     25  1.1  eeh  *    notice, this list of conditions and the following disclaimer in the
     26  1.1  eeh  *    documentation and/or other materials provided with the distribution.
     27  1.1  eeh  * 3. All advertising materials mentioning features or use of this software
     28  1.1  eeh  *    must display the following acknowledgement:
     29  1.1  eeh  *	This product includes software developed by the University of
     30  1.1  eeh  *	California, Berkeley and its contributors.
     31  1.1  eeh  * 4. Neither the name of the University nor the names of its contributors
     32  1.1  eeh  *    may be used to endorse or promote products derived from this software
     33  1.1  eeh  *    without specific prior written permission.
     34  1.1  eeh  *
     35  1.1  eeh  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     36  1.1  eeh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     37  1.1  eeh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     38  1.1  eeh  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     39  1.1  eeh  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     40  1.1  eeh  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     41  1.1  eeh  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     42  1.1  eeh  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     43  1.1  eeh  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     44  1.1  eeh  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     45  1.1  eeh  * SUCH DAMAGE.
     46  1.1  eeh  *
     47  1.1  eeh  *	@(#)ctlreg.h	8.1 (Berkeley) 6/11/93
     48  1.1  eeh  */
     49  1.1  eeh 
     50  1.1  eeh /*
     51  1.1  eeh  * Sun4u support by Eduardo Horvath
     52  1.1  eeh  * Changes Copyright (c) 1996 Eduardo Horvath
     53  1.1  eeh  * All rights reserved.
     54  1.1  eeh  */
     55  1.1  eeh 
     56  1.1  eeh /*
     57  1.1  eeh  * Sun 4u control registers. (includes address space definitions
     58  1.1  eeh  * and some registers in control space).
     59  1.1  eeh  */
     60  1.1  eeh 
     61  1.1  eeh /*
     62  1.1  eeh  * The Alternate address spaces.
     63  1.1  eeh  *
     64  1.1  eeh  * 0x00-0x7f are privileged
     65  1.1  eeh  * 0x80-0xff can be used by users
     66  1.1  eeh  */
     67  1.1  eeh 
     68  1.1  eeh #define ASI_LITTLE	0x08		/* This bit should make an ASI little endian */
     69  1.1  eeh 
     70  1.1  eeh #define ASI_NUCLEUS			0x04	/* [4u] kernel address space */
     71  1.1  eeh #define ASI_NUCLEUS_LITTLE		0x0c	/* [4u] kernel address space, little endian */
     72  1.1  eeh 
     73  1.1  eeh #define ASI_AS_IF_USER_PRIMARY		0x10	/* [4u] primary user address space */
     74  1.1  eeh #define ASI_AS_IF_USER_SECONDARY	0x11	/* [4u] secondary user address space */
     75  1.1  eeh 
     76  1.1  eeh #define ASI_PHYS_CACHED			0x14	/* [4u] MMU bypass to main memory */
     77  1.1  eeh #define ASI_PHYS_NON_CACHED		0x15	/* [4u] MMU bypass to I/O location */
     78  1.1  eeh 
     79  1.1  eeh #define ASI_AS_IF_USER_PRIMARY_LITTLE	0x18	/* [4u] primary user address space, little endian  */
     80  1.1  eeh #define ASI_AS_IF_USER_SECONDARY_LITTIE	0x19	/* [4u] secondary user address space, little endian  */
     81  1.1  eeh 
     82  1.1  eeh #define ASI_PHYS_CACHED_LITTLE		0x1c	/* [4u] MMU bypass to main memory, little endian */
     83  1.1  eeh #define ASI_PHYS_NON_CACHED_LITTLE	0x1d	/* [4u] MMU bypass to I/O location, little endian */
     84  1.1  eeh 
     85  1.1  eeh #define ASI_NUCLEUS_QUAD_LDD		0x24	/* [4u] use w/LDDA to load 128-bit item */
     86  1.1  eeh #define ASI_NUCLEUS_QUAD_LDD_LITTLE	0x2c	/* [4u] use w/LDDA to load 128-bit item, little endian */
     87  1.1  eeh 
     88  1.1  eeh #define ASI_FLUSH_D_PAGE_PRIMARY	0x38	/* [4u] flush D-cache page using primary context */
     89  1.1  eeh #define ASI_FLUSH_D_PAGE_SECONDARY	0x39	/* [4u] flush D-cache page using secondary context */
     90  1.1  eeh #define ASI_FLUSH_D_CTX_PRIMARY		0x3a	/* [4u] flush D-cache context using primary context */
     91  1.1  eeh #define ASI_FLUSH_D_CTX_SECONDARY	0x3b	/* [4u] flush D-cache context using secondary context */
     92  1.1  eeh #define ASI_DCACHE_DATA			0x46	/* [4u] diagnostic access to D-cache data RAM */
     93  1.1  eeh #define ASI_DCACHE_TAG			0x47	/* [4u] diagnostic access to D-cache tag RAM */
     94  1.1  eeh 
     95  1.1  eeh #define ASI_INTR_DISPATCH_STATUS	0x48	/* [4u] interrupt dispatch status register */
     96  1.1  eeh #define ASI_INTR_RECEIVE		0x49	/* [4u] interrupt receive status register */
     97  1.1  eeh #define ASI_MID_REG			0x4a	/* [4u] hardware config and MID */
     98  1.1  eeh #define ASI_ERROR_EN_REG		0x4b	/* [4u] asynchronous error enables */
     99  1.1  eeh #define ASI_AFSR			0x4c	/* [4u] asynchronous fault status register */
    100  1.1  eeh #define ASI_AFAR			0x4d	/* [4u] asynchronous fault address register */
    101  1.1  eeh 
    102  1.1  eeh #define ASI_ICACHE_DATA			0x66	/* [4u] diagnostic access to D-cache data RAM */
    103  1.1  eeh #define ASI_ICACHE_TAG			0x67	/* [4u] diagnostic access to D-cache tag RAM */
    104  1.1  eeh #define ASI_FLUSH_I_PAGE_PRIMARY	0x68	/* [4u] flush D-cache page using primary context */
    105  1.1  eeh #define ASI_FLUSH_I_PAGE_SECONDARY	0x69	/* [4u] flush D-cache page using secondary context */
    106  1.1  eeh #define ASI_FLUSH_I_CTX_PRIMARY		0x6a	/* [4u] flush D-cache context using primary context */
    107  1.1  eeh #define ASI_FLUSH_I_CTX_SECONDARY	0x6b	/* [4u] flush D-cache context using secondary context */
    108  1.1  eeh 
    109  1.1  eeh #define ASI_BLOCK_AS_IF_USER_PRIMARY	0x70	/* [4u] primary user address space, block loads/stores */
    110  1.1  eeh #define ASI_BLOCK_AS_IF_USER_SECONDARY	0x71	/* [4u] secondary user address space, block loads/stores */
    111  1.1  eeh 
    112  1.1  eeh #define ASI_ECACHE_DIAG			0x76	/* [4u] diag access to E-cache tag and data */
    113  1.1  eeh #define ASI_DATAPATH_ERR_REG_WRITE	0x77	/* [4u] ASI is reused */
    114  1.1  eeh 
    115  1.1  eeh #define ASI_BLOCK_AS_IF_USER_PRIMARY_LITTLE	0x78	/* [4u] primary user address space, block loads/stores */
    116  1.1  eeh #define ASI_BLOCK_AS_IF_USER_SECONDARY_LITTLE	0x79	/* [4u] secondary user address space, block loads/stores */
    117  1.1  eeh 
    118  1.1  eeh #define ASI_INTERRUPT_RECEIVE_DATA	0x7f	/* [4u] interrupt receive data registers {0,1,2} */
    119  1.1  eeh #define ASI_DATAPATH_ERR_REG_READ	0x7f	/* [4u] read access to datapath error registers (ASI reused) */
    120  1.1  eeh 
    121  1.1  eeh #define ASI_PRIMARY			0x80	/* [4u] primary address space */
    122  1.1  eeh #define ASI_SECONDARY			0x81	/* [4u] secondary address space */
    123  1.1  eeh #define ASI_PRIMARY_NO_FAULT		0x82	/* [4u] primary address space, no fault */
    124  1.1  eeh #define ASI_SECONDARY_NO_FAULT		0x83	/* [4u] secondary address space, no fault */
    125  1.1  eeh 
    126  1.1  eeh #define ASI_PRIMARY_LITTLE		0x88	/* [4u] primary address space, little endian */
    127  1.1  eeh #define ASI_SECONDARY_LITTLE		0x89	/* [4u] secondary address space, little endian */
    128  1.1  eeh #define ASI_PRIMARY_NO_FAULT_LITTLE	0x8a	/* [4u] primary address space, no fault, little endian */
    129  1.1  eeh #define ASI_SECONDARY_NO_FAULT_LITTLE	0x8b	/* [4u] secondary address space, no fault, little endian */
    130  1.1  eeh 
    131  1.1  eeh #define ASI_PST8_PRIMARY		0xc0	/* [VIS] Eight 8-bit partial store, primary */
    132  1.1  eeh #define ASI_PST8_SECONDARY		0xc1	/* [VIS] Eight 8-bit partial store, secondary */
    133  1.1  eeh #define ASI_PST16_PRIMARY		0xc2	/* [VIS] Four 16-bit partial store, primary */
    134  1.1  eeh #define ASI_PST16_SECONDARY		0xc3	/* [VIS] Fout 16-bit partial store, secondary */
    135  1.1  eeh #define ASI_PST32_PRIMARY		0xc4	/* [VIS] Two 32-bit partial store, primary */
    136  1.1  eeh #define ASI_PST32_SECONDARY		0xc5	/* [VIS] Two 32-bit partial store, secondary */
    137  1.1  eeh 
    138  1.1  eeh #define ASI_PST8_PRIMARY_LITTLE		0xc8	/* [VIS] Eight 8-bit partial store, primary, little endian */
    139  1.1  eeh #define ASI_PST8_SECONDARY_LITTLE	0xc9	/* [VIS] Eight 8-bit partial store, secondary, little endian */
    140  1.1  eeh #define ASI_PST16_PRIMARY_LITTLE	0xca	/* [VIS] Four 16-bit partial store, primary, little endian */
    141  1.1  eeh #define ASI_PST16_SECONDARY_LITTLE	0xcb	/* [VIS] Fout 16-bit partial store, secondary, little endian */
    142  1.1  eeh #define ASI_PST32_PRIMARY_LITTLE	0xcc	/* [VIS] Two 32-bit partial store, primary, little endian */
    143  1.1  eeh #define ASI_PST32_SECONDARY_LITTLE	0xcd	/* [VIS] Two 32-bit partial store, secondary, little endian */
    144  1.1  eeh 
    145  1.1  eeh #define ASI_FL8_PRIMARY			0xd0	/* [VIS] One 8-bit load/store floating, primary */
    146  1.1  eeh #define ASI_FL8_SECONDARY		0xd1	/* [VIS] One 8-bit load/store floating, secondary */
    147  1.1  eeh #define ASI_FL16_PRIMARY		0xd2	/* [VIS] One 16-bit load/store floating, primary */
    148  1.1  eeh #define ASI_FL16_SECONDARY		0xd3	/* [VIS] One 16-bit load/store floating, secondary */
    149  1.1  eeh 
    150  1.1  eeh #define ASI_FL8_PRIMARY_LITTLE		0xd8	/* [VIS] One 8-bit load/store floating, primary, little endian */
    151  1.1  eeh #define ASI_FL8_SECONDARY_LITTLE	0xd9	/* [VIS] One 8-bit load/store floating, secondary, little endian */
    152  1.1  eeh #define ASI_FL16_PRIMARY_LITTLE		0xda	/* [VIS] One 16-bit load/store floating, primary, little endian */
    153  1.1  eeh #define ASI_FL16_SECONDARY_LITTLE	0xdb	/* [VIS] One 16-bit load/store floating, secondary, little endian */
    154  1.1  eeh 
    155  1.1  eeh #define ASI_BLOCK_COMMIT_PRIMARY	0xe0	/* [4u] block store with commit, primary */
    156  1.1  eeh #define ASI_BLOCK_COMMIT_SECONDARY	0xe1	/* [4u] block store with commit, secondary */
    157  1.1  eeh #define ASI_BLOCK_PRIMARY		0xf0	/* [4u] block load/store, primary */
    158  1.1  eeh #define ASI_BLOCK_SECONDARY		0xf1	/* [4u] block load/store, secondary */
    159  1.1  eeh #define ASI_BLOCK_PRIMARY_LITTLE	0xf8	/* [4u] block load/store, primary, little endian */
    160  1.1  eeh #define ASI_BLOCK_SECONDARY_LITTLE	0xf9	/* [4u] block load/store, secondary, little endian */
    161  1.1  eeh 
    162  1.1  eeh 
    163  1.1  eeh /*
    164  1.1  eeh  * These are the shorter names used by Solaris
    165  1.1  eeh  */
    166  1.1  eeh 
    167  1.1  eeh #define ASI_N		ASI_NUCLEUS
    168  1.1  eeh #define ASI_NL		ASI_NUCLEUS_LITTLE
    169  1.1  eeh #define ASI_AIUP	ASI_AS_IF_USER_PRIMARY
    170  1.1  eeh #define ASI_AIUS	ASI_AS_IF_USER_SECONDARY
    171  1.1  eeh #define ASI_AIUPL	ASI_AS_IF_USER_PRIMARY_LITTLE
    172  1.1  eeh #define ASI_AIUSL	ASI_AS_IF_USER_SECONDARY_LITTLE
    173  1.1  eeh #define ASI_P		ASI_PRIMARY
    174  1.1  eeh #define ASI_S		ASI_SECONDARY
    175  1.1  eeh #define ASI_PNF		ASI_PRIMARY_NO_FAULT
    176  1.1  eeh #define ASI_SNF		ASI_SECONDARY_NO_FAULT
    177  1.1  eeh #define ASI_PL		ASI_PRIMARY_LITTLE
    178  1.1  eeh #define ASI_SL		ASI_SECONDARY_LITTLE
    179  1.1  eeh #define ASI_PNFL	ASI_PRIMARY_NO_FAULT_LITTLE
    180  1.1  eeh #define ASI_SNFL	ASI_SECONDARY_NO_FAULT_LITTLE
    181  1.1  eeh #define ASI_BLK_AIUP	ASI_BLOCK_AS_IF_USER_PRIMARY
    182  1.1  eeh #define ASI_BLK_AIUPL	ASI_BLOCK_AS_IF_USER_PRIMARY_LITTLE
    183  1.1  eeh #define ASI_BLK_AIUS	ASI_BLOCK_AS_IF_USER_SECONDARY
    184  1.1  eeh #define ASI_BLK_AIUSL	ASI_BLOCK_AS_IF_USER_SECONDARY_LITTLE
    185  1.1  eeh #define ASI_BLK_COMMIT_P		ASI_BLOCK_COMMIT_PRIMARY
    186  1.1  eeh #define ASI_BLK_COMMIT_PRIMARY		ASI_BLOCK_COMMIT_PRIMARY
    187  1.1  eeh #define ASI_BLK_COMMIT_S		ASI_BLOCK_COMMIT_SECONDARY
    188  1.1  eeh #define ASI_BLK_COMMIT_SECONDARY	ASI_BLOCK_COMMIT_SECONDARY
    189  1.1  eeh #define ASI_BLK_P			ASI_BLOCK_PRIMARY
    190  1.1  eeh #define ASI_BLK_PL			ASI_BLOCK_PRIMARY_LITTLE
    191  1.1  eeh #define ASI_BLK_S			ASI_BLOCK_SECONDARY
    192  1.1  eeh #define ASI_BLK_SL			ASI_BLOCK_SECONDARY_LITTLE
    193  1.1  eeh 
    194  1.1  eeh /*
    195  1.1  eeh  * The following are 4u control registers
    196  1.1  eeh  */
    197  1.1  eeh 
    198  1.1  eeh /*
    199  1.1  eeh  * [4u] MMU and Cache Control Register (MCCR)
    200  1.1  eeh  * use ASI = 0x45
    201  1.1  eeh  */
    202  1.1  eeh #define ASI_MCCR	0x45
    203  1.1  eeh #define MCCR		0x00
    204  1.1  eeh 
    205  1.1  eeh /* MCCR Bits and their meanings */
    206  1.1  eeh #define MCCR_DMMU_EN	0x08
    207  1.1  eeh #define MCCR_IMMU_EN	0x04
    208  1.1  eeh #define MCCR_DCACHE_EN	0x02
    209  1.1  eeh #define MCCR_ICACHE_EN	0x01
    210  1.1  eeh 
    211  1.1  eeh 
    212  1.1  eeh /*
    213  1.1  eeh  * MMU control registers
    214  1.1  eeh  */
    215  1.1  eeh 
    216  1.1  eeh /* Choose an MMU */
    217  1.1  eeh #define ASI_DMMU		0x58
    218  1.1  eeh #define ASI_IMMU		0x50
    219  1.1  eeh 
    220  1.1  eeh /* Other assorted MMU ASIs */
    221  1.1  eeh #define ASI_IMMU_8KPTR		0x51
    222  1.1  eeh #define ASI_IMMU_64KPTR		0x52
    223  1.1  eeh #define ASI_IMMU_DATA_IN	0x54
    224  1.1  eeh #define ASI_IMMU_TLB_DATA	0x55
    225  1.1  eeh #define ASI_IMMU_TLB_TAG	0x56
    226  1.1  eeh #define ASI_DMMU_8KPTR		0x59
    227  1.1  eeh #define ASI_DMMU_64KPTR		0x5a
    228  1.1  eeh #define ASI_DMMU_DATA_IN	0x5c
    229  1.1  eeh #define ASI_DMMU_TLB_DATA	0x5d
    230  1.1  eeh #define ASI_DMMU_TLB_TAG	0x5e
    231  1.1  eeh 
    232  1.1  eeh /*
    233  1.1  eeh  * The following are the control registers
    234  1.1  eeh  * They work on both MMUs unless noted.
    235  1.1  eeh  *
    236  1.1  eeh  * Register contents are defined later on individual registers.
    237  1.1  eeh  */
    238  1.1  eeh #define TSB_TAG_TARGET		0x0
    239  1.1  eeh #define TLB_DATA_IN		0x0
    240  1.1  eeh #define CTX_PRIMARY		0x08	/* primary context -- DMMU only */
    241  1.1  eeh #define CTX_SECONDARY		0x10	/* secondary context -- DMMU only */
    242  1.1  eeh #define SFSR			0x18
    243  1.1  eeh #define SFAR			0x20	/* fault address -- DMMU only */
    244  1.1  eeh #define TSB			0x28
    245  1.1  eeh #define TLB_TAG_ACCESS		0x30
    246  1.1  eeh #define VIRTUAL_WATCHPOINT	0x38
    247  1.1  eeh #define PHYSICAL_WATCHPOINT	0x40
    248  1.1  eeh 
    249  1.1  eeh /* Tag Target bits */
    250  1.1  eeh #define TAG_TARGET_VA_MASK	0x03ffffffffffffffffLL
    251  1.1  eeh #define TAG_TARGET_VA(x)	(((x)<<22)&TAG_TARGET_VA_MASK)
    252  1.1  eeh #define TAG_TARGET_CONTEXT(x)	((x)>>48)
    253  1.1  eeh #define TAG_TARGET(c,v)		((((uint64_t)c)<<48)|(((uint64_t)v)&TAG_TARGET_VA_MASK))
    254  1.1  eeh 
    255  1.1  eeh /* SFSR bits for both D_SFSR and I_SFSR */
    256  1.1  eeh #define SFSR_ASI(x)		((x)>>16)
    257  1.1  eeh #define SFSR_FT_VA_OOR_2	0x02000 /* IMMU: jumpl or return to unsupportd VA */
    258  1.1  eeh #define SFSR_FT_VA_OOR_1	0x01000 /* fault at unsupported VA */
    259  1.1  eeh #define SFSR_FT_NFO		0x00800	/* DMMU: Access to page marked NFO */
    260  1.1  eeh #define SFSR_ILL_ASI		0x00400	/* DMMU: Illegal (unsupported) ASI */
    261  1.1  eeh #define SFSR_FT_IO_ATOMIC	0x00200	/* DMMU: Atomic access to noncacheable page */
    262  1.1  eeh #define SFSR_FT_ILL_NF		0x00100	/* DMMU: NF load or flush to page marked E (has side effects) */
    263  1.1  eeh #define SFSR_FT_PRIV		0x00080	/* Privilege violation */
    264  1.1  eeh #define SFSR_FT_E		0x00040	/* DMUU: value of E bit associated address */
    265  1.1  eeh #define SFSR_CTXT(x)		(((x)>>4)&0x3)
    266  1.1  eeh #define SFSR_CTXT_IS_PRIM(x)	(SFSR_CTXT(x)==0x00)
    267  1.1  eeh #define SFSR_CTXT_IS_SECOND(x)	(SFSR_CTXT(x)==0x01)
    268  1.1  eeh #define SFSR_CTXT_IS_NUCLEUS(x)	(SFSR_CTXT(x)==0x02)
    269  1.1  eeh #define SFSR_PRIV		0x00008	/* value of PSTATE.PRIV for faulting access */
    270  1.1  eeh #define SFSR_W			0x00004 /* DMMU: attempted write */
    271  1.1  eeh #define SFSR_OW			0x00002 /* Overwrite; prev vault was still valid */
    272  1.1  eeh #define SFSR_FV			0x00001	/* Fault is valid */
    273  1.1  eeh #define SFSR_FT	(SFSR_FT_VA_OOR_2|SFSR_FT_VA_OOR_1|SFSR_FT_NFO|SFSR_ILL_ASI|SFSR_FT_IO_ATOMIC|SFSR_FT_ILL_NF|SFSR_FT_PRIV)
    274  1.1  eeh 
    275  1.3  eeh #if 0
    276  1.3  eeh /* Old bits */
    277  1.1  eeh #define SFSR_BITS "\40\16VAT\15VAD\14NFO\13ASI\12A\11NF\10PRIV\7E\6NUCLEUS\5SECONDCTX\4PRIV\3W\2OW\1FV"
    278  1.3  eeh #else
    279  1.3  eeh /* New bits */
    280  1.3  eeh #define SFSR_BITS "\177\20" \
    281  1.3  eeh 	"f\20\30ASI\0" "b\16VAT\0" "b\15VAD\0" "b\14NFO\0" "b\13ASI\0" "b\12A\0" "b\11NF\0" "b\10PRIV\0" \
    282  1.3  eeh 	 "b\7E\0" "b\6NUCLEUS\0" "b\5SECONDCTX\0" "b\4PRIV\0" "b\3W\0" "b\2OW\0" "b\1FV\0"
    283  1.3  eeh #endif
    284  1.3  eeh 
    285  1.3  eeh /* ASFR bits */
    286  1.3  eeh #define ASFR_ME			0x100000000LL
    287  1.3  eeh #define ASFR_PRIV		0x080000000LL
    288  1.3  eeh #define ASFR_ISAP		0x040000000LL
    289  1.3  eeh #define ASFR_ETP		0x020000000LL
    290  1.3  eeh #define ASFR_IVUE		0x010000000LL
    291  1.3  eeh #define ASFR_TO			0x008000000LL
    292  1.3  eeh #define ASFR_BERR		0x004000000LL
    293  1.3  eeh #define ASFR_LDP		0x002000000LL
    294  1.3  eeh #define ASFR_CP			0x001000000LL
    295  1.3  eeh #define ASFR_WP			0x000800000LL
    296  1.3  eeh #define ASFR_EDP		0x000400000LL
    297  1.3  eeh #define ASFR_UE			0x000200000LL
    298  1.3  eeh #define ASFR_CE			0x000100000LL
    299  1.3  eeh #define ASFR_ETS		0x0000f0000LL
    300  1.3  eeh #define ASFT_P_SYND		0x00000ffffLL
    301  1.3  eeh 
    302  1.3  eeh #define AFSR_BITS "\177\20" \
    303  1.3  eeh         "b\40ME\0"      "b\37PRIV\0"    "b\36ISAP\0"    "b\35ETP\0" \
    304  1.3  eeh         "b\34IVUE\0"    "b\33TO\0"      "b\32BERR\0"    "b\31LDP\0" \
    305  1.3  eeh         "b\30CP\0"      "b\27WP\0"      "b\26EDP\0"     "b\25UE\0" \
    306  1.3  eeh         "b\24CE\0"      "f\20\4ETS\0"   "f\0\20P_SYND\0"
    307  1.3  eeh 
    308  1.1  eeh /*
    309  1.1  eeh  * Here's the spitfire TSB control register bits.
    310  1.1  eeh  *
    311  1.1  eeh  * Each TSB entry is 16-bytes wide.  The TSB must be size aligned
    312  1.1  eeh  */
    313  1.1  eeh #define TSB_SIZE_512		0x0	/* 8kB, etc. */
    314  1.1  eeh #define TSB_SIZE_1K		0x01
    315  1.1  eeh #define TSB_SIZE_2K		0x02
    316  1.1  eeh #define TSB_SIZE_4K		0x03
    317  1.1  eeh #define	TSB_SIZE_8K		0x04
    318  1.1  eeh #define TSB_SIZE_16K		0x05
    319  1.1  eeh #define TSB_SIZE_32K		0x06
    320  1.1  eeh #define TSB_SIZE_64K		0x07
    321  1.1  eeh #define TSB_SPLIT		0x1000
    322  1.1  eeh #define TSB_BASE		0xffffffffffffe000
    323  1.1  eeh 
    324  1.1  eeh /*  TLB Tag Access bits */
    325  1.1  eeh #define TLB_TAG_ACCESS_VA	0xffffffffffffe000
    326  1.1  eeh #define TLB_TAG_ACCESS_CTX	0x0000000000001fff
    327  1.1  eeh 
    328  1.1  eeh /*
    329  1.1  eeh  * TLB demap registers.  TTEs are defined in v9pte.h
    330  1.1  eeh  *
    331  1.1  eeh  * Use the address space to select between IMMU and DMMU.
    332  1.1  eeh  * The address of the register selects which context register
    333  1.1  eeh  * to read the ASI from.
    334  1.1  eeh  *
    335  1.1  eeh  * The data stored in the register is interpreted as the VA to
    336  1.1  eeh  * use.  The DEMAP_CTX_<> registers ignore the address and demap the
    337  1.1  eeh  * entire ASI.
    338  1.1  eeh  *
    339  1.1  eeh  */
    340  1.1  eeh #define ASI_IMMU_DEMAP			0x57	/* [4u] IMMU TLB demap */
    341  1.1  eeh #define ASI_DMMU_DEMAP			0x5f	/* [4u] IMMU TLB demap */
    342  1.1  eeh 
    343  1.1  eeh #define DEMAP_PAGE_NUCLEUS		((0x02)<<4)	/* Demap page from kernel AS */
    344  1.1  eeh #define DEMAP_PAGE_PRIMARY		((0x00)<<4)	/* Demap a page from primary CTXT */
    345  1.1  eeh #define DEMAP_PAGE_SECONDARY		((0x01)<<4)	/* Demap page from secondary CTXT (DMMU only) */
    346  1.1  eeh #define DEMAP_CTX_NUCLEUS		((0x06)<<4)	/* Demap all of kernel CTXT */
    347  1.1  eeh #define DEMAP_CTX_PRIMARY		((0x04)<<4)	/* Demap all of primary CTXT */
    348  1.1  eeh #define DEMAP_CTX_SECONDARY		((0x05)<<4)	/* Demap all of secondary CTXT */
    349  1.1  eeh 
    350  1.1  eeh /*
    351  1.1  eeh  * Interrupt registers.  This really gets hairy.
    352  1.1  eeh  */
    353  1.1  eeh 
    354  1.1  eeh /* IRSR -- Interrupt Receive Status Ragister */
    355  1.1  eeh #define ASI_IRSR	0x49
    356  1.1  eeh #define IRSR		0x00
    357  1.1  eeh #define IRSR_BUSY	0x010
    358  1.1  eeh #define IRSR_MID(x)	(x&0xf)
    359  1.1  eeh 
    360  1.1  eeh /* IRDR -- Interrupt Receive Data Registers */
    361  1.1  eeh #define ASI_IRDR	0x7f
    362  1.1  eeh #define IRDR_0H		0x40
    363  1.1  eeh #define IRDR_0L		0x48	/* unimplemented */
    364  1.1  eeh #define IRDR_1H		0x50
    365  1.1  eeh #define IRDR_1L		0x58	/* unimplemented */
    366  1.1  eeh #define IRDR_2H		0x60
    367  1.1  eeh #define IRDR_2L		0x68	/* unimplemented */
    368  1.1  eeh #define IRDR_3H		0x70	/* unimplemented */
    369  1.1  eeh #define IRDR_3L		0x78	/* unimplemented */
    370  1.1  eeh 
    371  1.1  eeh /* SOFTINT ASRs */
    372  1.1  eeh #define SET_SOFTINT	%asr20	/* Sets these bits */
    373  1.1  eeh #define CLEAR_SOFTINT	%asr21	/* Clears these bits */
    374  1.1  eeh #define SOFTINT		%asr22	/* Reads the register */
    375  1.1  eeh 
    376  1.1  eeh #define	TICK_INT	0x01	/* level-14 clock tick */
    377  1.1  eeh #define SOFTINT1	(0x1<<1)
    378  1.1  eeh #define SOFTINT2	(0x1<<2)
    379  1.1  eeh #define SOFTINT3	(0x1<<3)
    380  1.1  eeh #define SOFTINT4	(0x1<<4)
    381  1.1  eeh #define SOFTINT5	(0x1<<5)
    382  1.1  eeh #define SOFTINT6	(0x1<<6)
    383  1.1  eeh #define SOFTINT7	(0x1<<7)
    384  1.1  eeh #define SOFTINT8	(0x1<<8)
    385  1.1  eeh #define SOFTINT9	(0x1<<9)
    386  1.1  eeh #define SOFTINT10	(0x1<<10)
    387  1.1  eeh #define SOFTINT11	(0x1<<11)
    388  1.1  eeh #define SOFTINT12	(0x1<<12)
    389  1.1  eeh #define SOFTINT13	(0x1<<13)
    390  1.1  eeh #define SOFTINT14	(0x1<<14)
    391  1.1  eeh #define SOFTINT15	(0x1<<15)
    392  1.1  eeh 
    393  1.1  eeh /* Interrupt Dispatch -- usually reserved for cross-calls */
    394  1.1  eeh #define ASR_IDSR	0x48 /* Interrupt dispatch status reg */
    395  1.1  eeh #define IDSR		0x00
    396  1.1  eeh #define IDSR_NACK	0x02
    397  1.1  eeh #define IDSR_BUSY	0x01
    398  1.1  eeh 
    399  1.1  eeh #define ASI_INTERRUPT_DISPATCH		0x77	/* [4u] spitfire interrupt dispatch regs */
    400  1.1  eeh #define IDCR(x)		(((x)<<14)&0x70)	/* Store anything to this address to dispatch crosscall to CPU (x) */
    401  1.1  eeh #define IDDR_0H		0x40			/* Store data to send in these regs */
    402  1.1  eeh #define IDDR_0L		0x48	/* unimplemented */
    403  1.1  eeh #define IDDR_1H		0x50
    404  1.1  eeh #define IDDR_1L		0x58	/* unimplemented */
    405  1.1  eeh #define IDDR_2H		0x60
    406  1.1  eeh #define IDDR_2L		0x68	/* unimplemented */
    407  1.1  eeh #define IDDR_3H		0x70	/* unimplemented */
    408  1.1  eeh #define IDDR_3L		0x78	/* unimplemented */
    409  1.1  eeh 
    410  1.1  eeh /*
    411  1.1  eeh  * Error registers
    412  1.1  eeh  */
    413  1.1  eeh 
    414  1.1  eeh /* Since we won't try to fix async errs, we don't care about the bits in the regs */
    415  1.1  eeh #define ASI_AFAR	0x4d	/* Asynchronous fault address register */
    416  1.1  eeh #define AFAR		0x00
    417  1.1  eeh #define ASI_AFSR	0x4c	/* Asynchronous fault status register */
    418  1.1  eeh #define AFSR		0x00
    419  1.1  eeh 
    420  1.1  eeh #define ASI_P_EER	0x4b	/* Error enable register */
    421  1.1  eeh #define P_EER		0x00
    422  1.1  eeh #define P_EER_ISAPEN	0x04	/* Enable fatal on ISAP */
    423  1.1  eeh #define P_EER_NCEEN	0x02	/* Enable trap on uncorrectable errs */
    424  1.1  eeh #define P_EER_CEEN	0x01	/* Enable trap on correctable errs */
    425  1.1  eeh 
    426  1.1  eeh #define ASI_DATAPATH_READ	0x7f /* Read the regs */
    427  1.1  eeh #define ASI_DATAPATH_WRITE	0x77 /* Write to the regs */
    428  1.1  eeh #define P_DPER_0	0x00	/* Datapath err reg 0 */
    429  1.1  eeh #define P_DPER_1	0x18	/* Datapath err reg 1 */
    430  1.1  eeh #define P_DCR_0		0x20	/* Datapath control reg 0 */
    431  1.1  eeh #define P_DCR_1		0x38	/* Datapath control reg 0 */
    432  1.1  eeh 
    433  1.2  eeh 
    434  1.2  eeh /* From sparc64/asm.h which I think I'll deprecate since it makes bus.h a pain. */
    435  1.2  eeh 
    436  1.1  eeh /*
    437  1.2  eeh  * GCC __asm constructs for doing assembly stuff.
    438  1.1  eeh  */
    439  1.2  eeh 
    440  1.2  eeh /*
    441  1.2  eeh  * ``Routines'' to load and store from/to alternate address space.
    442  1.2  eeh  * The location can be a variable, the asi value (address space indicator)
    443  1.2  eeh  * must be a constant.
    444  1.1  eeh  *
    445  1.2  eeh  * N.B.: You can put as many special functions here as you like, since
    446  1.2  eeh  * they cost no kernel space or time if they are not used.
    447  1.1  eeh  *
    448  1.2  eeh  * These were static inline functions, but gcc screws up the constraints
    449  1.2  eeh  * on the address space identifiers (the "n"umeric value part) because
    450  1.2  eeh  * it inlines too late, so we have to use the funny valued-macro syntax.
    451  1.2  eeh  */
    452  1.2  eeh /* load byte from alternate address space */
    453  1.2  eeh #define	lduba(loc, asi) ({ \
    454  1.2  eeh 	register int _lduba_v; \
    455  1.2  eeh 	__asm __volatile("wr %2,%%g0,%%asi; lduba [%1]%%asi,%0" : "=r" (_lduba_v) : \
    456  1.2  eeh 	    "r" ((long long)(loc)), "r" (asi)); \
    457  1.2  eeh 	_lduba_v; \
    458  1.2  eeh })
    459  1.2  eeh 
    460  1.2  eeh /* load half-word from alternate address space */
    461  1.2  eeh #define	lduha(loc, asi) ({ \
    462  1.2  eeh 	register int _lduha_v; \
    463  1.2  eeh 	__asm __volatile("wr %2,%%g0,%%asi; lduha [%1]%%asi,%0" : "=r" (_lduha_v) : \
    464  1.2  eeh 	    "r" ((long long)(loc)), "r" (asi)); \
    465  1.2  eeh 	_lduha_v; \
    466  1.2  eeh })
    467  1.2  eeh 
    468  1.2  eeh /* load int from alternate address space */
    469  1.2  eeh #define	lda(loc, asi) ({ \
    470  1.2  eeh 	register int _lda_v; \
    471  1.2  eeh 	__asm __volatile("wr %2,%%g0,%%asi; lda [%1]%%asi,%0" : "=r" (_lda_v) : \
    472  1.2  eeh 	    "r" ((int)(loc)), "r" (asi)); \
    473  1.2  eeh 	_lda_v; \
    474  1.2  eeh })
    475  1.2  eeh 
    476  1.2  eeh #define	ldswa(loc, asi) ({ \
    477  1.2  eeh 	register int _lda_v; \
    478  1.2  eeh 	__asm __volatile("wr %2,%%g0,%%asi; ldswa [%1]%%asi,%0" : "=r" (_lda_v) : \
    479  1.2  eeh 	    "r" ((int)(loc)), "r" (asi)); \
    480  1.2  eeh 	_lda_v; \
    481  1.2  eeh })
    482  1.2  eeh 
    483  1.2  eeh /* store byte to alternate address space */
    484  1.2  eeh #define	stba(loc, asi, value) ({ \
    485  1.2  eeh 	__asm __volatile("wr %2,%%g0,%%asi; stba %0,[%1]%%asi; membar #Sync" : : \
    486  1.2  eeh 	    "r" ((int)(value)), "r" ((int)(loc)), "r" (asi)); \
    487  1.2  eeh })
    488  1.2  eeh 
    489  1.2  eeh /* store half-word to alternate address space */
    490  1.2  eeh #define	stha(loc, asi, value) ({ \
    491  1.2  eeh 	__asm __volatile("wr %2,%%g0,%%asi; stha %0,[%1]%%asi; membar #Sync" : : \
    492  1.2  eeh 	    "r" ((int)(value)), "r" ((int)(loc)), "r" (asi)); \
    493  1.2  eeh })
    494  1.2  eeh 
    495  1.2  eeh /* store int to alternate address space */
    496  1.2  eeh #define	sta(loc, asi, value) ({ \
    497  1.2  eeh 	__asm __volatile("wr %2,%%g0,%%asi; sta %0,[%1]%%asi; membar #Sync" : : \
    498  1.2  eeh 	    "r" ((int)(value)), "r" ((int)(loc)), "r" (asi)); \
    499  1.2  eeh })
    500  1.2  eeh 
    501  1.2  eeh /* load 64-bit int from alternate address space */
    502  1.2  eeh #define	ldda(loc, asi) ({ \
    503  1.2  eeh 	register long long _lda_v; \
    504  1.2  eeh 	__asm __volatile("wr %2,%%g0,%%asi; ldda [%1]%%asi,%0" : "=r" (_lda_v) : \
    505  1.2  eeh 	    "r" ((int)(loc)), "r" (asi)); \
    506  1.2  eeh 	_lda_v; \
    507  1.2  eeh })
    508  1.2  eeh 
    509  1.2  eeh /* store 64-bit int to alternate address space */
    510  1.2  eeh #define	stda(loc, asi, value) ({ \
    511  1.2  eeh 	__asm __volatile("wr %2,%%g0,%%asi; stda %0,[%1]%%asi; membar #Sync" : : \
    512  1.2  eeh 	    "r" ((long long)(value)), "r" ((int)(loc)), "r" (asi)); \
    513  1.2  eeh })
    514  1.2  eeh 
    515  1.2  eeh #ifdef _LP64
    516  1.2  eeh /* native load 64-bit int from alternate address space w/64-bit compiler*/
    517  1.2  eeh #define	ldxa(loc, asi) ({ \
    518  1.2  eeh 	register long _lda_v; \
    519  1.2  eeh 	__asm __volatile("wr %2,%%g0,%%asi; ldxa [%1]%%asi,%0" : "=r" (_lda_v) : \
    520  1.2  eeh 	    "r" ((long)(loc)), "r" (asi)); \
    521  1.2  eeh 	_lda_v; \
    522  1.2  eeh })
    523  1.2  eeh #else
    524  1.2  eeh /* native load 64-bit int from alternate address space w/32-bit compiler*/
    525  1.2  eeh #define	ldxa(loc, asi) ({ \
    526  1.2  eeh 	volatile register long _ldxa_tmp = 0; \
    527  1.2  eeh 	volatile int64_t _ldxa_v; \
    528  1.2  eeh 	volatile int64_t *_ldxa_a = &_ldxa_v; \
    529  1.2  eeh 	__asm __volatile("wr %2,%%g0,%%asi; ldxa [%1]%%asi,%1; stx %1,[%3]; membar #Sync" : "=r" (_ldxa_tmp) : \
    530  1.2  eeh 	    "r" ((long)(loc)), "r" (asi), "r" ((long)(_ldxa_a))); \
    531  1.2  eeh 	_ldxa_v; \
    532  1.2  eeh })
    533  1.2  eeh #endif
    534  1.1  eeh 
    535  1.2  eeh #ifdef _LP64
    536  1.2  eeh /* native store 64-bit int to alternate address space w/64-bit compiler*/
    537  1.2  eeh #define	stxa(loc, asi, value) ({ \
    538  1.2  eeh 	__asm __volatile("wr %2,%%g0,%%asi; stxa %0,[%1]%%asi; membar #Sync" : : \
    539  1.2  eeh 	    "r" ((long)(value)), "r" ((long)(loc)), "r" (asi)); \
    540  1.2  eeh })
    541  1.2  eeh #else
    542  1.2  eeh /* native store 64-bit int to alternate address space w/32-bit compiler*/
    543  1.2  eeh #define	stxa(loc, asi, value) ({ \
    544  1.2  eeh 	int64_t _stxa_v; \
    545  1.2  eeh 	int64_t *_stxa_a = &_stxa_v; \
    546  1.2  eeh 	_stxa_v = value; \
    547  1.2  eeh 	__asm __volatile("wr %2,%%g0,%%asi; ldx [%0],%3; stxa %3,[%1]%%asi; membar #Sync" : : \
    548  1.2  eeh 	    "r" ((long)(_stxa_a)), "r" ((long)(loc)), "r" (asi), "r" ((long)(_stxa_v))); \
    549  1.2  eeh })
    550  1.1  eeh #endif
    551  1.1  eeh 
    552  1.2  eeh /* flush address from data cache */
    553  1.2  eeh #define flush(loc) ({ \
    554  1.2  eeh 	__asm __volatile("flush %0" : : \
    555  1.2  eeh 	     "r" ((long)(loc))); \
    556  1.2  eeh })
    557  1.2  eeh 
    558  1.2  eeh #define membar_sync() __asm __volatile("membar #Sync" : :)
    559  1.2  eeh 
    560  1.2  eeh #ifdef _LP64
    561  1.2  eeh /* read 64-bit %tick register */
    562  1.2  eeh #define	tick() ({ \
    563  1.3  eeh 	register u_long _tick_tmp; \
    564  1.2  eeh 	__asm __volatile("rdpr %%tick, %0" : "=r" (_tick_tmp) :); \
    565  1.2  eeh 	_tick_tmp; \
    566  1.2  eeh })
    567  1.2  eeh #else
    568  1.2  eeh /* native load 64-bit int from alternate address space w/32-bit compiler*/
    569  1.2  eeh #define	tick() ({ \
    570  1.3  eeh 	volatile register u_long _tick_tmp = 0; \
    571  1.3  eeh 	volatile u_int64_t _tick_v; \
    572  1.3  eeh 	volatile u_int64_t *_tick_a = &_tick_v; \
    573  1.2  eeh 	__asm __volatile("rdpr %%tick, %0; stx %0,[%1]; membar #StoreLoad" : "=r" (_tick_tmp) : \
    574  1.2  eeh 	    "r" ((long)(_tick_a))); \
    575  1.2  eeh 	_tick_v; \
    576  1.2  eeh })
    577  1.1  eeh #endif
    578  1.2  eeh 
    579