Home | History | Annotate | Line # | Download | only in include
ctlreg.h revision 1.42.26.1
      1  1.42.26.1     mjf /*	$NetBSD: ctlreg.h,v 1.42.26.1 2007/07/11 20:02:36 mjf Exp $ */
      2        1.1     eeh 
      3        1.1     eeh /*
      4       1.30     eeh  * Copyright (c) 1996-2002 Eduardo Horvath
      5        1.1     eeh  *
      6        1.1     eeh  * Redistribution and use in source and binary forms, with or without
      7        1.1     eeh  * modification, are permitted provided that the following conditions
      8        1.1     eeh  * are met:
      9        1.1     eeh  * 1. Redistributions of source code must retain the above copyright
     10        1.1     eeh  *    notice, this list of conditions and the following disclaimer.
     11       1.11     eeh  *
     12       1.11     eeh  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR  ``AS IS'' AND
     13        1.1     eeh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     14        1.1     eeh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     15       1.11     eeh  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR  BE LIABLE
     16        1.1     eeh  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     17        1.1     eeh  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     18        1.1     eeh  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     19        1.1     eeh  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     20        1.1     eeh  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     21        1.1     eeh  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     22        1.1     eeh  * SUCH DAMAGE.
     23        1.1     eeh  *
     24        1.1     eeh  */
     25        1.1     eeh 
     26       1.33  petrov #ifndef _SPARC_CTLREG_H_
     27       1.33  petrov #define _SPARC_CTLREG_H_
     28       1.33  petrov 
     29        1.1     eeh /*
     30        1.1     eeh  * Sun 4u control registers. (includes address space definitions
     31        1.1     eeh  * and some registers in control space).
     32        1.1     eeh  */
     33        1.1     eeh 
     34        1.1     eeh /*
     35        1.1     eeh  * The Alternate address spaces.
     36        1.1     eeh  *
     37        1.1     eeh  * 0x00-0x7f are privileged
     38        1.1     eeh  * 0x80-0xff can be used by users
     39        1.1     eeh  */
     40        1.1     eeh 
     41       1.26     eeh #define	ASI_LITTLE	0x08		/* This bit should make an ASI little endian */
     42        1.1     eeh 
     43       1.26     eeh #define	ASI_NUCLEUS			0x04	/* [4u] kernel address space */
     44       1.26     eeh #define	ASI_NUCLEUS_LITTLE		0x0c	/* [4u] kernel address space, little endian */
     45        1.1     eeh 
     46       1.26     eeh #define	ASI_AS_IF_USER_PRIMARY		0x10	/* [4u] primary user address space */
     47       1.26     eeh #define	ASI_AS_IF_USER_SECONDARY	0x11	/* [4u] secondary user address space */
     48        1.1     eeh 
     49       1.26     eeh #define	ASI_PHYS_CACHED			0x14	/* [4u] MMU bypass to main memory */
     50       1.26     eeh #define	ASI_PHYS_NON_CACHED		0x15	/* [4u] MMU bypass to I/O location */
     51       1.26     eeh 
     52       1.26     eeh #define	ASI_AS_IF_USER_PRIMARY_LITTLE	0x18	/* [4u] primary user address space, little endian  */
     53       1.35    heas #define	ASI_AS_IF_USER_SECONDARY_LITTLE	0x19	/* [4u] secondary user address space, little endian  */
     54       1.26     eeh 
     55       1.26     eeh #define	ASI_PHYS_CACHED_LITTLE		0x1c	/* [4u] MMU bypass to main memory, little endian */
     56       1.26     eeh #define	ASI_PHYS_NON_CACHED_LITTLE	0x1d	/* [4u] MMU bypass to I/O location, little endian */
     57       1.26     eeh 
     58       1.26     eeh #define	ASI_NUCLEUS_QUAD_LDD		0x24	/* [4u] use w/LDDA to load 128-bit item */
     59       1.26     eeh #define	ASI_NUCLEUS_QUAD_LDD_LITTLE	0x2c	/* [4u] use w/LDDA to load 128-bit item, little endian */
     60       1.26     eeh 
     61       1.26     eeh #define	ASI_FLUSH_D_PAGE_PRIMARY	0x38	/* [4u] flush D-cache page using primary context */
     62       1.26     eeh #define	ASI_FLUSH_D_PAGE_SECONDARY	0x39	/* [4u] flush D-cache page using secondary context */
     63       1.26     eeh #define	ASI_FLUSH_D_CTX_PRIMARY		0x3a	/* [4u] flush D-cache context using primary context */
     64       1.26     eeh #define	ASI_FLUSH_D_CTX_SECONDARY	0x3b	/* [4u] flush D-cache context using secondary context */
     65       1.26     eeh 
     66       1.26     eeh #define	ASI_LSU_CONTROL_REGISTER	0x45	/* [4u] load/store unit control register */
     67       1.26     eeh 
     68       1.26     eeh #define	ASI_DCACHE_DATA			0x46	/* [4u] diagnostic access to D-cache data RAM */
     69       1.26     eeh #define	ASI_DCACHE_TAG			0x47	/* [4u] diagnostic access to D-cache tag RAM */
     70       1.26     eeh 
     71       1.26     eeh #define	ASI_INTR_DISPATCH_STATUS	0x48	/* [4u] interrupt dispatch status register */
     72       1.26     eeh #define	ASI_INTR_RECEIVE		0x49	/* [4u] interrupt receive status register */
     73       1.26     eeh #define	ASI_MID_REG			0x4a	/* [4u] hardware config and MID */
     74       1.26     eeh #define	ASI_ERROR_EN_REG		0x4b	/* [4u] asynchronous error enables */
     75       1.26     eeh #define	ASI_AFSR			0x4c	/* [4u] asynchronous fault status register */
     76       1.26     eeh #define	ASI_AFAR			0x4d	/* [4u] asynchronous fault address register */
     77       1.26     eeh 
     78       1.26     eeh #define	ASI_ICACHE_DATA			0x66	/* [4u] diagnostic access to D-cache data RAM */
     79       1.26     eeh #define	ASI_ICACHE_TAG			0x67	/* [4u] diagnostic access to D-cache tag RAM */
     80       1.26     eeh #define	ASI_FLUSH_I_PAGE_PRIMARY	0x68	/* [4u] flush D-cache page using primary context */
     81       1.26     eeh #define	ASI_FLUSH_I_PAGE_SECONDARY	0x69	/* [4u] flush D-cache page using secondary context */
     82       1.26     eeh #define	ASI_FLUSH_I_CTX_PRIMARY		0x6a	/* [4u] flush D-cache context using primary context */
     83       1.26     eeh #define	ASI_FLUSH_I_CTX_SECONDARY	0x6b	/* [4u] flush D-cache context using secondary context */
     84       1.26     eeh 
     85       1.26     eeh #define	ASI_BLOCK_AS_IF_USER_PRIMARY	0x70	/* [4u] primary user address space, block loads/stores */
     86       1.26     eeh #define	ASI_BLOCK_AS_IF_USER_SECONDARY	0x71	/* [4u] secondary user address space, block loads/stores */
     87       1.26     eeh 
     88       1.26     eeh #define	ASI_ECACHE_DIAG			0x76	/* [4u] diag access to E-cache tag and data */
     89       1.26     eeh #define	ASI_DATAPATH_ERR_REG_WRITE	0x77	/* [4u] ASI is reused */
     90       1.26     eeh 
     91       1.26     eeh #define	ASI_BLOCK_AS_IF_USER_PRIMARY_LITTLE	0x78	/* [4u] primary user address space, block loads/stores */
     92       1.26     eeh #define	ASI_BLOCK_AS_IF_USER_SECONDARY_LITTLE	0x79	/* [4u] secondary user address space, block loads/stores */
     93       1.26     eeh 
     94       1.26     eeh #define	ASI_INTERRUPT_RECEIVE_DATA	0x7f	/* [4u] interrupt receive data registers {0,1,2} */
     95       1.26     eeh #define	ASI_DATAPATH_ERR_REG_READ	0x7f	/* [4u] read access to datapath error registers (ASI reused) */
     96       1.26     eeh 
     97       1.26     eeh #define	ASI_PRIMARY			0x80	/* [4u] primary address space */
     98       1.26     eeh #define	ASI_SECONDARY			0x81	/* [4u] secondary address space */
     99       1.28     eeh #define	ASI_PRIMARY_NOFAULT		0x82	/* [4u] primary address space, no fault */
    100       1.28     eeh #define	ASI_SECONDARY_NOFAULT		0x83	/* [4u] secondary address space, no fault */
    101       1.26     eeh 
    102       1.26     eeh #define	ASI_PRIMARY_LITTLE		0x88	/* [4u] primary address space, little endian */
    103       1.26     eeh #define	ASI_SECONDARY_LITTLE		0x89	/* [4u] secondary address space, little endian */
    104       1.28     eeh #define	ASI_PRIMARY_NOFAULT_LITTLE	0x8a	/* [4u] primary address space, no fault, little endian */
    105       1.28     eeh #define	ASI_SECONDARY_NOFAULT_LITTLE	0x8b	/* [4u] secondary address space, no fault, little endian */
    106       1.26     eeh 
    107       1.26     eeh #define	ASI_PST8_PRIMARY		0xc0	/* [VIS] Eight 8-bit partial store, primary */
    108       1.26     eeh #define	ASI_PST8_SECONDARY		0xc1	/* [VIS] Eight 8-bit partial store, secondary */
    109       1.26     eeh #define	ASI_PST16_PRIMARY		0xc2	/* [VIS] Four 16-bit partial store, primary */
    110       1.26     eeh #define	ASI_PST16_SECONDARY		0xc3	/* [VIS] Fout 16-bit partial store, secondary */
    111       1.26     eeh #define	ASI_PST32_PRIMARY		0xc4	/* [VIS] Two 32-bit partial store, primary */
    112       1.26     eeh #define	ASI_PST32_SECONDARY		0xc5	/* [VIS] Two 32-bit partial store, secondary */
    113       1.26     eeh 
    114       1.26     eeh #define	ASI_PST8_PRIMARY_LITTLE		0xc8	/* [VIS] Eight 8-bit partial store, primary, little endian */
    115       1.26     eeh #define	ASI_PST8_SECONDARY_LITTLE	0xc9	/* [VIS] Eight 8-bit partial store, secondary, little endian */
    116       1.26     eeh #define	ASI_PST16_PRIMARY_LITTLE	0xca	/* [VIS] Four 16-bit partial store, primary, little endian */
    117       1.26     eeh #define	ASI_PST16_SECONDARY_LITTLE	0xcb	/* [VIS] Fout 16-bit partial store, secondary, little endian */
    118       1.26     eeh #define	ASI_PST32_PRIMARY_LITTLE	0xcc	/* [VIS] Two 32-bit partial store, primary, little endian */
    119       1.26     eeh #define	ASI_PST32_SECONDARY_LITTLE	0xcd	/* [VIS] Two 32-bit partial store, secondary, little endian */
    120       1.26     eeh 
    121       1.26     eeh #define	ASI_FL8_PRIMARY			0xd0	/* [VIS] One 8-bit load/store floating, primary */
    122       1.26     eeh #define	ASI_FL8_SECONDARY		0xd1	/* [VIS] One 8-bit load/store floating, secondary */
    123       1.26     eeh #define	ASI_FL16_PRIMARY		0xd2	/* [VIS] One 16-bit load/store floating, primary */
    124       1.26     eeh #define	ASI_FL16_SECONDARY		0xd3	/* [VIS] One 16-bit load/store floating, secondary */
    125       1.26     eeh 
    126       1.26     eeh #define	ASI_FL8_PRIMARY_LITTLE		0xd8	/* [VIS] One 8-bit load/store floating, primary, little endian */
    127       1.26     eeh #define	ASI_FL8_SECONDARY_LITTLE	0xd9	/* [VIS] One 8-bit load/store floating, secondary, little endian */
    128       1.26     eeh #define	ASI_FL16_PRIMARY_LITTLE		0xda	/* [VIS] One 16-bit load/store floating, primary, little endian */
    129       1.26     eeh #define	ASI_FL16_SECONDARY_LITTLE	0xdb	/* [VIS] One 16-bit load/store floating, secondary, little endian */
    130       1.26     eeh 
    131       1.26     eeh #define	ASI_BLOCK_COMMIT_PRIMARY	0xe0	/* [4u] block store with commit, primary */
    132       1.26     eeh #define	ASI_BLOCK_COMMIT_SECONDARY	0xe1	/* [4u] block store with commit, secondary */
    133       1.26     eeh #define	ASI_BLOCK_PRIMARY		0xf0	/* [4u] block load/store, primary */
    134       1.26     eeh #define	ASI_BLOCK_SECONDARY		0xf1	/* [4u] block load/store, secondary */
    135       1.26     eeh #define	ASI_BLOCK_PRIMARY_LITTLE	0xf8	/* [4u] block load/store, primary, little endian */
    136       1.26     eeh #define	ASI_BLOCK_SECONDARY_LITTLE	0xf9	/* [4u] block load/store, secondary, little endian */
    137        1.1     eeh 
    138        1.1     eeh 
    139        1.1     eeh /*
    140        1.1     eeh  * These are the shorter names used by Solaris
    141        1.1     eeh  */
    142        1.1     eeh 
    143       1.26     eeh #define	ASI_N		ASI_NUCLEUS
    144       1.26     eeh #define	ASI_NL		ASI_NUCLEUS_LITTLE
    145       1.26     eeh #define	ASI_AIUP	ASI_AS_IF_USER_PRIMARY
    146       1.26     eeh #define	ASI_AIUS	ASI_AS_IF_USER_SECONDARY
    147       1.26     eeh #define	ASI_AIUPL	ASI_AS_IF_USER_PRIMARY_LITTLE
    148       1.26     eeh #define	ASI_AIUSL	ASI_AS_IF_USER_SECONDARY_LITTLE
    149       1.26     eeh #define	ASI_P		ASI_PRIMARY
    150       1.26     eeh #define	ASI_S		ASI_SECONDARY
    151       1.28     eeh #define	ASI_PNF		ASI_PRIMARY_NOFAULT
    152       1.28     eeh #define	ASI_SNF		ASI_SECONDARY_NOFAULT
    153       1.26     eeh #define	ASI_PL		ASI_PRIMARY_LITTLE
    154       1.26     eeh #define	ASI_SL		ASI_SECONDARY_LITTLE
    155       1.28     eeh #define	ASI_PNFL	ASI_PRIMARY_NOFAULT_LITTLE
    156       1.28     eeh #define	ASI_SNFL	ASI_SECONDARY_NOFAULT_LITTLE
    157       1.26     eeh #define	ASI_FL8_P	ASI_FL8_PRIMARY
    158       1.26     eeh #define	ASI_FL8_S	ASI_FL8_SECONDARY
    159       1.26     eeh #define	ASI_FL16_P	ASI_FL16_PRIMARY
    160       1.26     eeh #define	ASI_FL16_S	ASI_FL16_SECONDARY
    161       1.26     eeh #define	ASI_FL8_PL	ASI_FL8_PRIMARY_LITTLE
    162       1.26     eeh #define	ASI_FL8_SL	ASI_FL8_SECONDARY_LITTLE
    163       1.26     eeh #define	ASI_FL16_PL	ASI_FL16_PRIMARY_LITTLE
    164       1.26     eeh #define	ASI_FL16_SL	ASI_FL16_SECONDARY_LITTLE
    165       1.26     eeh #define	ASI_BLK_AIUP	ASI_BLOCK_AS_IF_USER_PRIMARY
    166       1.26     eeh #define	ASI_BLK_AIUPL	ASI_BLOCK_AS_IF_USER_PRIMARY_LITTLE
    167       1.26     eeh #define	ASI_BLK_AIUS	ASI_BLOCK_AS_IF_USER_SECONDARY
    168       1.26     eeh #define	ASI_BLK_AIUSL	ASI_BLOCK_AS_IF_USER_SECONDARY_LITTLE
    169       1.26     eeh #define	ASI_BLK_COMMIT_P		ASI_BLOCK_COMMIT_PRIMARY
    170       1.26     eeh #define	ASI_BLK_COMMIT_PRIMARY		ASI_BLOCK_COMMIT_PRIMARY
    171       1.26     eeh #define	ASI_BLK_COMMIT_S		ASI_BLOCK_COMMIT_SECONDARY
    172       1.26     eeh #define	ASI_BLK_COMMIT_SECONDARY	ASI_BLOCK_COMMIT_SECONDARY
    173       1.26     eeh #define	ASI_BLK_P			ASI_BLOCK_PRIMARY
    174       1.26     eeh #define	ASI_BLK_PL			ASI_BLOCK_PRIMARY_LITTLE
    175       1.26     eeh #define	ASI_BLK_S			ASI_BLOCK_SECONDARY
    176       1.26     eeh #define	ASI_BLK_SL			ASI_BLOCK_SECONDARY_LITTLE
    177        1.1     eeh 
    178       1.28     eeh /* Alternative spellings */
    179       1.28     eeh #define ASI_PRIMARY_NO_FAULT		ASI_PRIMARY_NOFAULT
    180       1.28     eeh #define ASI_PRIMARY_NO_FAULT_LITTLE	ASI_PRIMARY_NOFAULT_LITTLE
    181       1.28     eeh #define ASI_SECONDARY_NO_FAULT		ASI_SECONDARY_NOFAULT
    182       1.28     eeh #define ASI_SECONDARY_NO_FAULT_LITTLE	ASI_SECONDARY_NOFAULT_LITTLE
    183       1.28     eeh 
    184       1.29     eeh #define	PHYS_ASI(x)	(((x) | 0x09) == 0x1d)
    185       1.26     eeh #define	LITTLE_ASI(x)	((x) & ASI_LITTLE)
    186       1.14     eeh 
    187        1.1     eeh /*
    188        1.1     eeh  * The following are 4u control registers
    189        1.1     eeh  */
    190       1.18     eeh 
    191       1.18     eeh /* Get the CPU's UPAID */
    192       1.36  petrov #define	UPA_CR_MID_SHIFT	(17)
    193       1.36  petrov #define	UPA_CR_MID_SIZE		(5)
    194       1.36  petrov #define	UPA_CR_MID_MASK \
    195       1.36  petrov 	(((1 << UPA_CR_MID_SIZE) - 1) << UPA_CR_MID_SHIFT)
    196       1.36  petrov 
    197       1.36  petrov #define	UPA_CR_MID(x)	(((x)>>UPA_CR_MID_SHIFT)&((1 << UPA_CR_MID_SIZE) - 1))
    198       1.36  petrov 
    199       1.36  petrov #ifdef _LOCORE
    200       1.36  petrov 
    201       1.36  petrov #define	UPA_GET_MID(r1) \
    202       1.36  petrov 	ldxa	[%g0] ASI_MID_REG, r1 ; \
    203       1.36  petrov 	srlx	r1, UPA_CR_MID_SHIFT, r1 ; \
    204       1.36  petrov 	and	r1, (1 << UPA_CR_MID_SIZE) - 1, r1
    205       1.36  petrov 
    206       1.36  petrov #else
    207       1.18     eeh #define	CPU_UPAID	UPA_CR_MID(ldxa(0, ASI_MID_REG))
    208       1.36  petrov #endif
    209        1.1     eeh 
    210        1.1     eeh /*
    211        1.1     eeh  * [4u] MMU and Cache Control Register (MCCR)
    212        1.1     eeh  * use ASI = 0x45
    213        1.1     eeh  */
    214       1.26     eeh #define	ASI_MCCR	ASI_LSU_CONTROL_REGISTER
    215       1.26     eeh #define	MCCR		0x00
    216        1.1     eeh 
    217        1.1     eeh /* MCCR Bits and their meanings */
    218       1.26     eeh #define	MCCR_DMMU_EN	0x08
    219       1.26     eeh #define	MCCR_IMMU_EN	0x04
    220       1.26     eeh #define	MCCR_DCACHE_EN	0x02
    221       1.26     eeh #define	MCCR_ICACHE_EN	0x01
    222        1.1     eeh 
    223        1.1     eeh 
    224        1.1     eeh /*
    225        1.1     eeh  * MMU control registers
    226        1.1     eeh  */
    227        1.1     eeh 
    228        1.1     eeh /* Choose an MMU */
    229       1.26     eeh #define	ASI_DMMU		0x58
    230       1.26     eeh #define	ASI_IMMU		0x50
    231        1.1     eeh 
    232        1.1     eeh /* Other assorted MMU ASIs */
    233       1.26     eeh #define	ASI_IMMU_8KPTR		0x51
    234       1.26     eeh #define	ASI_IMMU_64KPTR		0x52
    235       1.26     eeh #define	ASI_IMMU_DATA_IN	0x54
    236       1.26     eeh #define	ASI_IMMU_TLB_DATA	0x55
    237       1.26     eeh #define	ASI_IMMU_TLB_TAG	0x56
    238       1.26     eeh #define	ASI_DMMU_8KPTR		0x59
    239       1.26     eeh #define	ASI_DMMU_64KPTR		0x5a
    240       1.26     eeh #define	ASI_DMMU_DATA_IN	0x5c
    241       1.26     eeh #define	ASI_DMMU_TLB_DATA	0x5d
    242       1.26     eeh #define	ASI_DMMU_TLB_TAG	0x5e
    243        1.1     eeh 
    244        1.1     eeh /*
    245        1.1     eeh  * The following are the control registers
    246        1.1     eeh  * They work on both MMUs unless noted.
    247        1.1     eeh  *
    248        1.1     eeh  * Register contents are defined later on individual registers.
    249        1.1     eeh  */
    250       1.26     eeh #define	TSB_TAG_TARGET		0x0
    251       1.26     eeh #define	TLB_DATA_IN		0x0
    252       1.26     eeh #define	CTX_PRIMARY		0x08	/* primary context -- DMMU only */
    253       1.26     eeh #define	CTX_SECONDARY		0x10	/* secondary context -- DMMU only */
    254       1.26     eeh #define	SFSR			0x18
    255       1.26     eeh #define	SFAR			0x20	/* fault address -- DMMU only */
    256       1.26     eeh #define	TSB			0x28
    257       1.26     eeh #define	TLB_TAG_ACCESS		0x30
    258       1.26     eeh #define	VIRTUAL_WATCHPOINT	0x38
    259       1.26     eeh #define	PHYSICAL_WATCHPOINT	0x40
    260        1.1     eeh 
    261        1.1     eeh /* Tag Target bits */
    262       1.26     eeh #define	TAG_TARGET_VA_MASK	0x03ffffffffffffffffLL
    263       1.26     eeh #define	TAG_TARGET_VA(x)	(((x)<<22)&TAG_TARGET_VA_MASK)
    264       1.26     eeh #define	TAG_TARGET_CONTEXT(x)	((x)>>48)
    265       1.26     eeh #define	TAG_TARGET(c,v)		((((uint64_t)c)<<48)|(((uint64_t)v)&TAG_TARGET_VA_MASK))
    266        1.1     eeh 
    267        1.1     eeh /* SFSR bits for both D_SFSR and I_SFSR */
    268       1.26     eeh #define	SFSR_ASI(x)		((x)>>16)
    269       1.26     eeh #define	SFSR_FT_VA_OOR_2	0x02000 /* IMMU: jumpl or return to unsupportd VA */
    270       1.26     eeh #define	SFSR_FT_VA_OOR_1	0x01000 /* fault at unsupported VA */
    271       1.26     eeh #define	SFSR_FT_NFO		0x00800	/* DMMU: Access to page marked NFO */
    272       1.26     eeh #define	SFSR_ILL_ASI		0x00400	/* DMMU: Illegal (unsupported) ASI */
    273       1.26     eeh #define	SFSR_FT_IO_ATOMIC	0x00200	/* DMMU: Atomic access to noncacheable page */
    274       1.26     eeh #define	SFSR_FT_ILL_NF		0x00100	/* DMMU: NF load or flush to page marked E (has side effects) */
    275       1.26     eeh #define	SFSR_FT_PRIV		0x00080	/* Privilege violation */
    276       1.26     eeh #define	SFSR_FT_E		0x00040	/* DMUU: value of E bit associated address */
    277       1.26     eeh #define	SFSR_CTXT(x)		(((x)>>4)&0x3)
    278       1.26     eeh #define	SFSR_CTXT_IS_PRIM(x)	(SFSR_CTXT(x)==0x00)
    279       1.26     eeh #define	SFSR_CTXT_IS_SECOND(x)	(SFSR_CTXT(x)==0x01)
    280       1.26     eeh #define	SFSR_CTXT_IS_NUCLEUS(x)	(SFSR_CTXT(x)==0x02)
    281       1.26     eeh #define	SFSR_PRIV		0x00008	/* value of PSTATE.PRIV for faulting access */
    282       1.26     eeh #define	SFSR_W			0x00004 /* DMMU: attempted write */
    283       1.26     eeh #define	SFSR_OW			0x00002 /* Overwrite; prev vault was still valid */
    284       1.26     eeh #define	SFSR_FV			0x00001	/* Fault is valid */
    285       1.33  petrov #define	SFSR_FT	(SFSR_FT_VA_OOR_2|SFSR_FT_VA_OOR_1|SFSR_FT_NFO| \
    286       1.33  petrov 		SFSR_ILL_ASI|SFSR_FT_IO_ATOMIC|SFSR_FT_ILL_NF|SFSR_FT_PRIV)
    287        1.1     eeh 
    288       1.26     eeh #define	SFSR_BITS "\177\20" \
    289       1.33  petrov 	"f\20\30ASI\0" "b\16VAT\0" "b\15VAD\0" "b\14NFO\0" "b\13ASI\0" "b\12A\0" \
    290       1.33  petrov 	"b\11NF\0" "b\10PRIV\0" "b\7E\0" "b\6NUCLEUS\0" "b\5SECONDCTX\0" "b\4PRIV\0" \
    291       1.33  petrov 	"b\3W\0" "b\2OW\0" "b\1FV\0"
    292        1.3     eeh 
    293        1.3     eeh /* ASFR bits */
    294       1.26     eeh #define	ASFR_ME			0x100000000LL
    295       1.26     eeh #define	ASFR_PRIV		0x080000000LL
    296       1.26     eeh #define	ASFR_ISAP		0x040000000LL
    297       1.26     eeh #define	ASFR_ETP		0x020000000LL
    298       1.26     eeh #define	ASFR_IVUE		0x010000000LL
    299       1.26     eeh #define	ASFR_TO			0x008000000LL
    300       1.26     eeh #define	ASFR_BERR		0x004000000LL
    301       1.26     eeh #define	ASFR_LDP		0x002000000LL
    302       1.26     eeh #define	ASFR_CP			0x001000000LL
    303       1.26     eeh #define	ASFR_WP			0x000800000LL
    304       1.26     eeh #define	ASFR_EDP		0x000400000LL
    305       1.26     eeh #define	ASFR_UE			0x000200000LL
    306       1.26     eeh #define	ASFR_CE			0x000100000LL
    307       1.26     eeh #define	ASFR_ETS		0x0000f0000LL
    308       1.26     eeh #define	ASFT_P_SYND		0x00000ffffLL
    309        1.3     eeh 
    310       1.26     eeh #define	AFSR_BITS "\177\20" \
    311        1.3     eeh         "b\40ME\0"      "b\37PRIV\0"    "b\36ISAP\0"    "b\35ETP\0" \
    312        1.3     eeh         "b\34IVUE\0"    "b\33TO\0"      "b\32BERR\0"    "b\31LDP\0" \
    313        1.3     eeh         "b\30CP\0"      "b\27WP\0"      "b\26EDP\0"     "b\25UE\0" \
    314        1.3     eeh         "b\24CE\0"      "f\20\4ETS\0"   "f\0\20P_SYND\0"
    315        1.3     eeh 
    316        1.1     eeh /*
    317        1.1     eeh  * Here's the spitfire TSB control register bits.
    318        1.1     eeh  *
    319        1.1     eeh  * Each TSB entry is 16-bytes wide.  The TSB must be size aligned
    320        1.1     eeh  */
    321       1.26     eeh #define	TSB_SIZE_512		0x0	/* 8kB, etc. */
    322       1.26     eeh #define	TSB_SIZE_1K		0x01
    323       1.26     eeh #define	TSB_SIZE_2K		0x02
    324       1.26     eeh #define	TSB_SIZE_4K		0x03
    325        1.1     eeh #define	TSB_SIZE_8K		0x04
    326       1.26     eeh #define	TSB_SIZE_16K		0x05
    327       1.26     eeh #define	TSB_SIZE_32K		0x06
    328       1.26     eeh #define	TSB_SIZE_64K		0x07
    329       1.26     eeh #define	TSB_SPLIT		0x1000
    330       1.26     eeh #define	TSB_BASE		0xffffffffffffe000
    331        1.1     eeh 
    332        1.1     eeh /*  TLB Tag Access bits */
    333       1.26     eeh #define	TLB_TAG_ACCESS_VA	0xffffffffffffe000
    334       1.26     eeh #define	TLB_TAG_ACCESS_CTX	0x0000000000001fff
    335        1.1     eeh 
    336        1.1     eeh /*
    337        1.1     eeh  * TLB demap registers.  TTEs are defined in v9pte.h
    338        1.1     eeh  *
    339        1.1     eeh  * Use the address space to select between IMMU and DMMU.
    340        1.1     eeh  * The address of the register selects which context register
    341        1.1     eeh  * to read the ASI from.
    342        1.1     eeh  *
    343        1.1     eeh  * The data stored in the register is interpreted as the VA to
    344        1.1     eeh  * use.  The DEMAP_CTX_<> registers ignore the address and demap the
    345        1.1     eeh  * entire ASI.
    346        1.1     eeh  *
    347        1.1     eeh  */
    348       1.26     eeh #define	ASI_IMMU_DEMAP			0x57	/* [4u] IMMU TLB demap */
    349       1.26     eeh #define	ASI_DMMU_DEMAP			0x5f	/* [4u] IMMU TLB demap */
    350        1.1     eeh 
    351       1.26     eeh #define	DEMAP_PAGE_NUCLEUS		((0x02)<<4)	/* Demap page from kernel AS */
    352       1.26     eeh #define	DEMAP_PAGE_PRIMARY		((0x00)<<4)	/* Demap a page from primary CTXT */
    353       1.26     eeh #define	DEMAP_PAGE_SECONDARY		((0x01)<<4)	/* Demap page from secondary CTXT (DMMU only) */
    354       1.26     eeh #define	DEMAP_CTX_NUCLEUS		((0x06)<<4)	/* Demap all of kernel CTXT */
    355       1.26     eeh #define	DEMAP_CTX_PRIMARY		((0x04)<<4)	/* Demap all of primary CTXT */
    356       1.26     eeh #define	DEMAP_CTX_SECONDARY		((0x05)<<4)	/* Demap all of secondary CTXT */
    357        1.1     eeh 
    358        1.1     eeh /*
    359        1.1     eeh  * Interrupt registers.  This really gets hairy.
    360        1.1     eeh  */
    361        1.1     eeh 
    362        1.1     eeh /* IRSR -- Interrupt Receive Status Ragister */
    363       1.26     eeh #define	ASI_IRSR	0x49
    364       1.26     eeh #define	IRSR		0x00
    365       1.26     eeh #define	IRSR_BUSY	0x020
    366       1.26     eeh #define	IRSR_MID(x)	(x&0x1f)
    367        1.1     eeh 
    368        1.1     eeh /* IRDR -- Interrupt Receive Data Registers */
    369       1.26     eeh #define	ASI_IRDR	0x7f
    370       1.26     eeh #define	IRDR_0H		0x40
    371       1.26     eeh #define	IRDR_0L		0x48	/* unimplemented */
    372       1.26     eeh #define	IRDR_1H		0x50
    373       1.26     eeh #define	IRDR_1L		0x58	/* unimplemented */
    374       1.26     eeh #define	IRDR_2H		0x60
    375       1.26     eeh #define	IRDR_2L		0x68	/* unimplemented */
    376       1.26     eeh #define	IRDR_3H		0x70	/* unimplemented */
    377       1.26     eeh #define	IRDR_3L		0x78	/* unimplemented */
    378        1.1     eeh 
    379        1.1     eeh /* SOFTINT ASRs */
    380       1.26     eeh #define	SET_SOFTINT	%asr20	/* Sets these bits */
    381       1.26     eeh #define	CLEAR_SOFTINT	%asr21	/* Clears these bits */
    382       1.26     eeh #define	SOFTINT		%asr22	/* Reads the register */
    383       1.26     eeh #define	TICK_CMPR	%asr23
    384        1.1     eeh 
    385        1.1     eeh #define	TICK_INT	0x01	/* level-14 clock tick */
    386       1.26     eeh #define	SOFTINT1	(0x1<<1)
    387       1.26     eeh #define	SOFTINT2	(0x1<<2)
    388       1.26     eeh #define	SOFTINT3	(0x1<<3)
    389       1.26     eeh #define	SOFTINT4	(0x1<<4)
    390       1.26     eeh #define	SOFTINT5	(0x1<<5)
    391       1.26     eeh #define	SOFTINT6	(0x1<<6)
    392       1.26     eeh #define	SOFTINT7	(0x1<<7)
    393       1.26     eeh #define	SOFTINT8	(0x1<<8)
    394       1.26     eeh #define	SOFTINT9	(0x1<<9)
    395       1.26     eeh #define	SOFTINT10	(0x1<<10)
    396       1.26     eeh #define	SOFTINT11	(0x1<<11)
    397       1.26     eeh #define	SOFTINT12	(0x1<<12)
    398       1.26     eeh #define	SOFTINT13	(0x1<<13)
    399       1.26     eeh #define	SOFTINT14	(0x1<<14)
    400       1.26     eeh #define	SOFTINT15	(0x1<<15)
    401        1.1     eeh 
    402        1.1     eeh /* Interrupt Dispatch -- usually reserved for cross-calls */
    403       1.26     eeh #define	ASR_IDSR	0x48 /* Interrupt dispatch status reg */
    404       1.26     eeh #define	IDSR		0x00
    405       1.26     eeh #define	IDSR_NACK	0x02
    406       1.26     eeh #define	IDSR_BUSY	0x01
    407       1.26     eeh 
    408       1.26     eeh #define	ASI_INTERRUPT_DISPATCH		0x77	/* [4u] spitfire interrupt dispatch regs */
    409       1.31     chs 
    410       1.31     chs /* Interrupt delivery initiation */
    411       1.31     chs #define	IDCR(x)		((((uint64_t)(x)) << 14) | 0x70)
    412       1.31     chs 
    413       1.31     chs #define	IDDR_0H		0x40	/* Store data to send in these regs */
    414       1.26     eeh #define	IDDR_0L		0x48	/* unimplemented */
    415       1.26     eeh #define	IDDR_1H		0x50
    416       1.26     eeh #define	IDDR_1L		0x58	/* unimplemented */
    417       1.26     eeh #define	IDDR_2H		0x60
    418       1.26     eeh #define	IDDR_2L		0x68	/* unimplemented */
    419       1.26     eeh #define	IDDR_3H		0x70	/* unimplemented */
    420       1.26     eeh #define	IDDR_3L		0x78	/* unimplemented */
    421        1.1     eeh 
    422        1.1     eeh /*
    423        1.1     eeh  * Error registers
    424        1.1     eeh  */
    425        1.1     eeh 
    426        1.1     eeh /* Since we won't try to fix async errs, we don't care about the bits in the regs */
    427       1.26     eeh #define	ASI_AFAR	0x4d	/* Asynchronous fault address register */
    428       1.26     eeh #define	AFAR		0x00
    429       1.26     eeh #define	ASI_AFSR	0x4c	/* Asynchronous fault status register */
    430       1.26     eeh #define	AFSR		0x00
    431       1.26     eeh 
    432       1.26     eeh #define	ASI_P_EER	0x4b	/* Error enable register */
    433       1.26     eeh #define	P_EER		0x00
    434       1.26     eeh #define	P_EER_ISAPEN	0x04	/* Enable fatal on ISAP */
    435       1.26     eeh #define	P_EER_NCEEN	0x02	/* Enable trap on uncorrectable errs */
    436       1.26     eeh #define	P_EER_CEEN	0x01	/* Enable trap on correctable errs */
    437       1.26     eeh 
    438       1.26     eeh #define	ASI_DATAPATH_READ	0x7f /* Read the regs */
    439       1.26     eeh #define	ASI_DATAPATH_WRITE	0x77 /* Write to the regs */
    440       1.26     eeh #define	P_DPER_0	0x00	/* Datapath err reg 0 */
    441       1.26     eeh #define	P_DPER_1	0x18	/* Datapath err reg 1 */
    442       1.26     eeh #define	P_DCR_0		0x20	/* Datapath control reg 0 */
    443       1.26     eeh #define	P_DCR_1		0x38	/* Datapath control reg 0 */
    444        1.1     eeh 
    445        1.2     eeh 
    446        1.2     eeh /* From sparc64/asm.h which I think I'll deprecate since it makes bus.h a pain. */
    447        1.2     eeh 
    448       1.21     eeh #ifndef _LOCORE
    449        1.1     eeh /*
    450        1.2     eeh  * GCC __asm constructs for doing assembly stuff.
    451        1.1     eeh  */
    452        1.2     eeh 
    453        1.2     eeh /*
    454        1.2     eeh  * ``Routines'' to load and store from/to alternate address space.
    455        1.2     eeh  * The location can be a variable, the asi value (address space indicator)
    456        1.2     eeh  * must be a constant.
    457        1.1     eeh  *
    458        1.2     eeh  * N.B.: You can put as many special functions here as you like, since
    459        1.2     eeh  * they cost no kernel space or time if they are not used.
    460        1.1     eeh  *
    461        1.2     eeh  * These were static inline functions, but gcc screws up the constraints
    462        1.2     eeh  * on the address space identifiers (the "n"umeric value part) because
    463        1.2     eeh  * it inlines too late, so we have to use the funny valued-macro syntax.
    464        1.2     eeh  */
    465        1.6     eeh 
    466       1.20     eeh /*
    467       1.20     eeh  * Apparently the definition of bypass ASIs is that they all use the
    468       1.20     eeh  * D$ so we need to flush the D$ to make sure we don't get data pollution.
    469       1.20     eeh  */
    470        1.6     eeh 
    471       1.21     eeh #ifdef __arch64__
    472       1.41   perry static __inline u_char
    473       1.21     eeh lduba(paddr_t loc, int asi)
    474       1.21     eeh {
    475       1.21     eeh 	register unsigned int _lduba_v;
    476       1.21     eeh 
    477       1.38   perry 	__asm volatile(
    478       1.36  petrov 		"wr %2, %%g0, %%asi;	"
    479       1.36  petrov 		"lduba [%1]%%asi, %0	"
    480       1.33  petrov 		: "=r" (_lduba_v)
    481       1.33  petrov 		: "r" ((unsigned long)(loc)), "r" (asi));
    482       1.21     eeh 	return (_lduba_v);
    483       1.21     eeh }
    484       1.21     eeh #else
    485       1.41   perry static __inline u_char
    486       1.21     eeh lduba(paddr_t loc, int asi)
    487       1.21     eeh {
    488       1.21     eeh 	register unsigned int _lduba_v, _loc_hi, _pstate;
    489       1.21     eeh 
    490       1.40     cdi 	_loc_hi = (((uint64_t)loc)>>32);
    491       1.21     eeh 	if (PHYS_ASI(asi)) {
    492       1.38   perry 		__asm volatile(
    493       1.33  petrov 			"wr %4,%%g0,%%asi;	"
    494       1.33  petrov 			"sllx %3,32,%0;		"
    495       1.33  petrov 			"rdpr %%pstate,%1;	"
    496       1.33  petrov 			"or %0,%2,%0;		"
    497       1.33  petrov 			"wrpr %1,8,%%pstate;	"
    498       1.33  petrov 			"membar #Sync;		"
    499       1.33  petrov 			"lduba [%0]%%asi,%0;	"
    500       1.33  petrov 			"wrpr %1,0,%%pstate;	"
    501       1.33  petrov 			"membar #Sync;		"
    502       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    503       1.33  petrov 			: "=&r" (_lduba_v),  "=&r" (_pstate)
    504       1.33  petrov 			: "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    505       1.33  petrov 	} else {
    506       1.38   perry 		__asm volatile(
    507       1.34  martin 			"wr %3,%%g0,%%asi;	"
    508       1.33  petrov 			"sllx %2,32,%0;		"
    509       1.33  petrov 			"or %0,%1,%0;		"
    510       1.33  petrov 			"lduba [%0]%%asi,%0;	"
    511       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    512       1.33  petrov 			: "=&r" (_lduba_v)
    513       1.33  petrov 			: "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    514       1.21     eeh 	}
    515       1.21     eeh 	return (_lduba_v);
    516       1.21     eeh }
    517       1.21     eeh #endif
    518       1.21     eeh 
    519       1.21     eeh #ifdef __arch64__
    520       1.21     eeh /* load half-word from alternate address space */
    521       1.41   perry static __inline u_short
    522       1.21     eeh lduha(paddr_t loc, int asi)
    523       1.21     eeh {
    524       1.21     eeh 	register unsigned int _lduha_v;
    525       1.21     eeh 
    526       1.38   perry 	__asm volatile(
    527       1.36  petrov 		"wr %2, %%g0, %%asi;	"
    528       1.36  petrov 		"lduha [%1]%%asi, %0	"
    529       1.33  petrov 		: "=r" (_lduha_v)
    530       1.33  petrov 		: "r" ((unsigned long)(loc)), "r" (asi));
    531       1.21     eeh 	return (_lduha_v);
    532       1.21     eeh }
    533       1.21     eeh #else
    534       1.21     eeh /* load half-word from alternate address space */
    535       1.41   perry static __inline u_short
    536       1.21     eeh lduha(paddr_t loc, int asi) {
    537       1.21     eeh 	register unsigned int _lduha_v, _loc_hi, _pstate;
    538       1.21     eeh 
    539       1.40     cdi 	_loc_hi = (((uint64_t)loc)>>32);
    540       1.21     eeh 
    541       1.21     eeh 	if (PHYS_ASI(asi)) {
    542       1.38   perry 		__asm volatile(
    543       1.33  petrov 			"wr %4,%%g0,%%asi;	"
    544       1.33  petrov 			"sllx %3,32,%0; 	"
    545       1.33  petrov 			"rdpr %%pstate,%1; 	"
    546       1.33  petrov 			"wrpr %1,8,%%pstate; 	"
    547       1.33  petrov 			"or %0,%2,%0;		"
    548       1.33  petrov 			"membar #Sync;		"
    549       1.33  petrov 			"lduha [%0]%%asi,%0;	"
    550       1.33  petrov 			"wrpr %1,0,%%pstate;	"
    551       1.33  petrov 			"membar #Sync;		"
    552       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    553       1.33  petrov 			: "=&r" (_lduha_v), "=&r" (_pstate)
    554       1.33  petrov 			: "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    555       1.33  petrov 	} else {
    556       1.38   perry 		__asm volatile(
    557       1.33  petrov 			"wr %3,%%g0,%%asi;	"
    558       1.33  petrov 			"sllx %2,32,%0;		"
    559       1.33  petrov 			"or %0,%1,%0;		"
    560       1.33  petrov 			"lduha [%0]%%asi,%0;	"
    561       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    562       1.33  petrov 			: "=&r" (_lduha_v)
    563       1.33  petrov 			: "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    564       1.21     eeh 	}
    565       1.21     eeh 	return (_lduha_v);
    566       1.21     eeh }
    567       1.21     eeh #endif
    568       1.21     eeh 
    569       1.21     eeh 
    570       1.21     eeh #ifdef __arch64__
    571       1.21     eeh /* load unsigned int from alternate address space */
    572       1.41   perry static __inline u_int
    573       1.21     eeh lda(paddr_t loc, int asi)
    574       1.21     eeh {
    575       1.21     eeh 	register unsigned int _lda_v;
    576       1.21     eeh 
    577       1.38   perry 	__asm volatile(
    578       1.33  petrov 		"wr %2,%%g0,%%asi;	"
    579       1.33  petrov 		"lda [%1]%%asi,%0	"
    580       1.33  petrov 		: "=r" (_lda_v)
    581       1.33  petrov 		: "r" ((unsigned long)(loc)), "r" (asi));
    582       1.21     eeh 	return (_lda_v);
    583       1.21     eeh }
    584       1.21     eeh 
    585       1.21     eeh /* load signed int from alternate address space */
    586       1.41   perry static __inline int
    587       1.21     eeh ldswa(paddr_t loc, int asi)
    588       1.21     eeh {
    589       1.21     eeh 	register int _lda_v;
    590       1.21     eeh 
    591       1.38   perry 	__asm volatile(
    592       1.33  petrov 		"wr %2,%%g0,%%asi;	"
    593       1.33  petrov 		"ldswa [%1]%%asi,%0;	"
    594       1.33  petrov 		: "=r" (_lda_v)
    595       1.33  petrov 		: "r" ((unsigned long)(loc)), "r" (asi));
    596       1.21     eeh 	return (_lda_v);
    597       1.21     eeh }
    598       1.21     eeh #else	/* __arch64__ */
    599       1.21     eeh /* load unsigned int from alternate address space */
    600       1.41   perry static __inline u_int
    601       1.21     eeh lda(paddr_t loc, int asi)
    602       1.21     eeh {
    603       1.21     eeh 	register unsigned int _lda_v, _loc_hi, _pstate;
    604       1.21     eeh 
    605       1.40     cdi 	_loc_hi = (((uint64_t)loc)>>32);
    606       1.21     eeh 	if (PHYS_ASI(asi)) {
    607       1.38   perry 		__asm volatile(
    608       1.33  petrov 			"wr %4,%%g0,%%asi;	"
    609       1.33  petrov 			"rdpr %%pstate,%1;	"
    610       1.33  petrov 			"sllx %3,32,%0;		"
    611       1.33  petrov 			"wrpr %1,8,%%pstate;	"
    612       1.33  petrov 			"or %0,%2,%0; 		"
    613       1.33  petrov 			"membar #Sync;		"
    614       1.33  petrov 			"lda [%0]%%asi,%0;	"
    615       1.33  petrov 			"wrpr %1,0,%%pstate;	"
    616       1.33  petrov 			"membar #Sync;		"
    617       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    618       1.33  petrov 			: "=&r" (_lda_v), "=&r" (_pstate)
    619       1.33  petrov 			: "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    620       1.33  petrov 	} else {
    621       1.38   perry 		__asm volatile(
    622       1.33  petrov 			"wr %3,%%g0,%%asi;	"
    623       1.33  petrov 			"sllx %2,32,%0;		"
    624       1.33  petrov 			"or %0,%1,%0;		"
    625       1.33  petrov 			"lda [%0]%%asi,%0;	"
    626       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    627       1.33  petrov 			: "=&r" (_lda_v)
    628       1.33  petrov 			: "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    629       1.21     eeh 	}
    630       1.21     eeh 	return (_lda_v);
    631       1.21     eeh }
    632       1.21     eeh 
    633       1.21     eeh /* load signed int from alternate address space */
    634       1.41   perry static __inline int
    635       1.21     eeh ldswa(paddr_t loc, int asi)
    636       1.21     eeh {
    637       1.21     eeh 	register int _lda_v, _loc_hi, _pstate;
    638       1.21     eeh 
    639       1.40     cdi 	_loc_hi = (((uint64_t)loc)>>32);
    640       1.21     eeh 	if (PHYS_ASI(asi)) {
    641       1.38   perry 		__asm volatile(
    642       1.33  petrov 			"wr %4,%%g0,%%asi;	"
    643       1.33  petrov 			"rdpr %%pstate,%1;	"
    644       1.33  petrov 			"wrpr %1,8,%%pstate;	"
    645       1.33  petrov 			"sllx %3,32,%0;		"
    646       1.33  petrov 			" or %0,%2,%0;		"
    647       1.33  petrov 			"membar #Sync;		"
    648       1.33  petrov 			"ldswa [%0]%%asi,%0;	"
    649       1.33  petrov 			"wrpr %1,0,%%pstate;	"
    650       1.33  petrov 			"membar #Sync;		"
    651       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    652       1.33  petrov 			: "=&r" (_lda_v), "=&r" (_pstate)
    653       1.33  petrov 			: "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    654       1.33  petrov 	} else {
    655       1.38   perry 		__asm volatile(
    656       1.33  petrov 			"wr %3,%%g0,%%asi;	"
    657       1.33  petrov 			"sllx %2,32,%0;		"
    658       1.33  petrov 			"or %0,%1,%0;		"
    659       1.33  petrov 			"ldswa [%0]%%asi,%0;	"
    660       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    661       1.33  petrov 			: "=&r" (_lda_v)
    662       1.33  petrov 			: "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    663       1.21     eeh 	}
    664       1.21     eeh 	return (_lda_v);
    665       1.21     eeh }
    666       1.21     eeh #endif /* __arch64__ */
    667       1.21     eeh 
    668       1.21     eeh #ifdef	__arch64__
    669       1.21     eeh /* load 64-bit int from alternate address space -- these should never be used */
    670       1.41   perry static __inline uint64_t
    671       1.21     eeh ldda(paddr_t loc, int asi)
    672       1.21     eeh {
    673       1.21     eeh 	register long long _lda_v;
    674       1.21     eeh 
    675       1.38   perry 	__asm volatile(
    676       1.33  petrov 		"wr %2,%%g0,%%asi;	"
    677       1.36  petrov 		"ldda [%1]%%asi,%0	"
    678       1.33  petrov 		: "=r" (_lda_v)
    679       1.33  petrov 		: "r" ((unsigned long)(loc)), "r" (asi));
    680       1.21     eeh 	return (_lda_v);
    681       1.21     eeh }
    682       1.21     eeh #else
    683       1.21     eeh /* load 64-bit int from alternate address space */
    684       1.41   perry static __inline uint64_t
    685       1.21     eeh ldda(paddr_t loc, int asi)
    686       1.21     eeh {
    687       1.21     eeh 	register long long _lda_v, _loc_hi, _pstate;
    688       1.21     eeh 
    689       1.40     cdi 	_loc_hi = (((uint64_t)loc)>>32);
    690       1.21     eeh 	if (PHYS_ASI(asi)) {
    691       1.38   perry 		__asm volatile(
    692       1.33  petrov 			"wr %4,%%g0,%%asi;	"
    693       1.33  petrov 			"rdpr %%pstate,%1;	"
    694       1.33  petrov 			"wrpr %1,8,%%pstate;	"
    695       1.33  petrov 			"sllx %3,32,%0;		"
    696       1.33  petrov 			"or %0,%2,%0;		"
    697       1.33  petrov 			"membar #Sync;		"
    698       1.33  petrov 			"ldda [%0]%%asi,%0;	"
    699       1.33  petrov 			"wrpr %1,0,%%pstate;	"
    700       1.33  petrov 			"membar #Sync;		"
    701       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    702       1.33  petrov 			: "=&r" (_lda_v), "=&r" (_pstate)
    703       1.33  petrov 			: "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    704       1.33  petrov 	} else {
    705       1.38   perry 		__asm volatile(
    706       1.33  petrov 			"wr %3,%%g0,%%asi;	"
    707       1.33  petrov 			"sllx %2,32,%0;		"
    708       1.33  petrov 			" or %0,%1,%0;		"
    709       1.33  petrov 			"ldda [%0]%%asi,%0;	"
    710       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    711       1.33  petrov 			: "=&r" (_lda_v)
    712       1.33  petrov 			: "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    713       1.21     eeh 	}
    714       1.21     eeh 	return (_lda_v);
    715       1.21     eeh }
    716       1.21     eeh #endif
    717       1.21     eeh 
    718       1.21     eeh 
    719       1.21     eeh #ifdef __arch64__
    720       1.21     eeh /* native load 64-bit int from alternate address space w/64-bit compiler*/
    721       1.41   perry static __inline uint64_t
    722       1.21     eeh ldxa(paddr_t loc, int asi)
    723       1.21     eeh {
    724       1.21     eeh 	register unsigned long _lda_v;
    725       1.21     eeh 
    726       1.38   perry 	__asm volatile(
    727       1.33  petrov 		"wr %2,%%g0,%%asi;	"
    728       1.36  petrov 		"ldxa [%1]%%asi,%0	"
    729       1.33  petrov 		: "=r" (_lda_v)
    730       1.33  petrov 		: "r" ((unsigned long)(loc)), "r" (asi));
    731       1.21     eeh 	return (_lda_v);
    732       1.21     eeh }
    733       1.21     eeh #else
    734       1.21     eeh /* native load 64-bit int from alternate address space w/32-bit compiler*/
    735       1.41   perry static __inline uint64_t
    736       1.21     eeh ldxa(paddr_t loc, int asi)
    737       1.21     eeh {
    738       1.21     eeh 	register unsigned long _ldxa_lo, _ldxa_hi, _loc_hi;
    739       1.21     eeh 
    740       1.40     cdi 	_loc_hi = (((uint64_t)loc)>>32);
    741       1.21     eeh 	if (PHYS_ASI(asi)) {
    742       1.38   perry 		__asm volatile(
    743       1.33  petrov 			"wr %4,%%g0,%%asi;	"
    744       1.33  petrov 			"rdpr %%pstate,%1;	"
    745       1.33  petrov 			"sllx %3,32,%0;		"
    746       1.33  petrov 			"wrpr %1,8,%%pstate;	"
    747       1.33  petrov 			"or %0, %2, %0;		"
    748       1.33  petrov 			"membar #Sync;		"
    749       1.33  petrov 			"ldxa [%0]%%asi,%0;	"
    750       1.33  petrov 			"wrpr %1,0,%%pstate;	"
    751       1.33  petrov 			"membar #Sync;		"
    752       1.33  petrov 			"srlx %0, 32, %1;	"
    753       1.33  petrov 			"srl %0, 0, %0;		"
    754       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    755       1.33  petrov 			: "=&r" (_ldxa_lo), "=&r" (_ldxa_hi)
    756       1.33  petrov 			: "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    757       1.33  petrov 	} else {
    758       1.38   perry 		__asm volatile(
    759       1.33  petrov 			"wr %4,%%g0,%%asi;	"
    760       1.33  petrov 			"sllx %3,32,%0;		"
    761       1.33  petrov 			"or %0,%2,%0;		"
    762       1.33  petrov 			"ldxa [%0]%%asi,%0;	"
    763       1.33  petrov 			"srlx %0,32,%1;		"
    764       1.33  petrov 			"srl %0, 0, %0;		"
    765       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    766       1.33  petrov 			: "=&r" (_ldxa_lo), "=&r" (_ldxa_hi)
    767       1.33  petrov 			: "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    768       1.21     eeh 	}
    769       1.21     eeh 	return ((((int64_t)_ldxa_hi)<<32)|_ldxa_lo);
    770       1.21     eeh }
    771       1.21     eeh #endif
    772       1.21     eeh 
    773       1.21     eeh /* store byte to alternate address space */
    774       1.21     eeh #ifdef __arch64__
    775       1.41   perry static __inline void
    776       1.21     eeh stba(paddr_t loc, int asi, u_char value)
    777       1.21     eeh {
    778       1.38   perry 	__asm volatile(
    779       1.33  petrov 		"wr %2, %%g0, %%asi;	"
    780       1.36  petrov 		"stba %0, [%1]%%asi	"
    781       1.33  petrov 		: : "r" ((int)(value)), "r" ((unsigned long)(loc)), "r" (asi));
    782       1.21     eeh }
    783       1.21     eeh #else
    784       1.41   perry static __inline void
    785       1.21     eeh stba(paddr_t loc, int asi, u_char value)
    786       1.21     eeh {
    787       1.21     eeh 	register int _loc_hi, _pstate;
    788       1.21     eeh 
    789       1.40     cdi 	_loc_hi = (((uint64_t)loc)>>32);
    790       1.21     eeh 	if (PHYS_ASI(asi)) {
    791       1.38   perry 		__asm volatile(
    792       1.33  petrov 			"wr %5,%%g0,%%asi;	"
    793       1.33  petrov 			"sllx %4,32,%0;		"
    794       1.33  petrov 			"rdpr %%pstate,%1;	"
    795       1.33  petrov 			"or %3,%0,%0;		"
    796       1.33  petrov 			"wrpr %1,8,%%pstate;	"
    797       1.33  petrov 			"stba %2,[%0]%%asi;	"
    798       1.33  petrov 			"wrpr %1,0,%%pstate;	"
    799       1.33  petrov 			"membar #Sync;		"
    800       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    801       1.33  petrov 			: "=&r" (_loc_hi), "=&r" (_pstate)
    802       1.33  petrov 			: "r" ((int)(value)), "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    803       1.33  petrov 	} else {
    804       1.38   perry 		__asm volatile(
    805       1.33  petrov 			"wr %4,%%g0,%%asi;	"
    806       1.33  petrov 			"sllx %3,32,%0;		"
    807       1.33  petrov 			"or %2,%0,%0;		"
    808       1.33  petrov 			"stba %1,[%0]%%asi;	"
    809       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    810       1.33  petrov 			: "=&r" (_loc_hi)
    811       1.33  petrov 			: "r" ((int)(value)), "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi));
    812       1.21     eeh 	}
    813       1.21     eeh }
    814       1.21     eeh #endif
    815       1.21     eeh 
    816       1.21     eeh /* store half-word to alternate address space */
    817       1.21     eeh #ifdef __arch64__
    818       1.41   perry static __inline void
    819       1.21     eeh stha(paddr_t loc, int asi, u_short value)
    820       1.21     eeh {
    821       1.38   perry 	__asm volatile(
    822       1.33  petrov 		"wr %2,%%g0,%%asi;	"
    823       1.36  petrov 		"stha %0,[%1]%%asi	"
    824       1.33  petrov 		: : "r" ((int)(value)), "r" ((unsigned long)(loc)),
    825       1.30     eeh 		"r" (asi) : "memory");
    826       1.21     eeh }
    827       1.21     eeh #else
    828       1.41   perry static __inline void
    829       1.21     eeh stha(paddr_t loc, int asi, u_short value)
    830       1.21     eeh {
    831       1.21     eeh 	register int _loc_hi, _pstate;
    832       1.21     eeh 
    833       1.40     cdi 	_loc_hi = (((uint64_t)loc)>>32);
    834       1.21     eeh 	if (PHYS_ASI(asi)) {
    835       1.38   perry 		__asm volatile(
    836       1.33  petrov 			"wr %5,%%g0,%%asi;	"
    837       1.33  petrov 			"sllx %4,32,%0;		"
    838       1.33  petrov 			"rdpr %%pstate,%1;	"
    839       1.33  petrov 			"or %3,%0,%0;		"
    840       1.33  petrov 			"wrpr %1,8,%%pstate;	"
    841       1.33  petrov 			"stha %2,[%0]%%asi; 	"
    842       1.33  petrov 			"wrpr %1,0,%%pstate;	"
    843       1.33  petrov 			"membar #Sync;		"
    844       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    845       1.33  petrov 			: "=&r" (_loc_hi), "=&r" (_pstate)
    846       1.33  petrov 			: "r" ((int)(value)), "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi)
    847       1.33  petrov 			: "memory");
    848       1.33  petrov 	} else {
    849       1.38   perry 		__asm volatile(
    850       1.33  petrov 			"wr %4,%%g0,%%asi;	"
    851       1.33  petrov 			"sllx %3,32,%0;		"
    852       1.33  petrov 			"or %2,%0,%0;		"
    853       1.33  petrov 			"stha %1,[%0]%%asi;	"
    854       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    855       1.33  petrov 			: "=&r" (_loc_hi)
    856       1.33  petrov 			: "r" ((int)(value)), "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi)
    857       1.33  petrov 			: "memory");
    858       1.21     eeh 	}
    859       1.21     eeh }
    860       1.21     eeh #endif
    861       1.21     eeh 
    862       1.21     eeh 
    863       1.21     eeh /* store int to alternate address space */
    864       1.21     eeh #ifdef __arch64__
    865       1.41   perry static __inline void
    866       1.21     eeh sta(paddr_t loc, int asi, u_int value)
    867       1.21     eeh {
    868       1.38   perry 	__asm volatile(
    869       1.33  petrov 		"wr %2,%%g0,%%asi;	"
    870       1.36  petrov 		"sta %0,[%1]%%asi	"
    871       1.33  petrov 		: : "r" ((int)(value)), "r" ((unsigned long)(loc)),
    872       1.30     eeh 		"r" (asi) : "memory");
    873       1.21     eeh }
    874       1.21     eeh #else
    875       1.41   perry static __inline void
    876       1.21     eeh sta(paddr_t loc, int asi, u_int value)
    877       1.21     eeh {
    878       1.21     eeh 	register int _loc_hi, _pstate;
    879       1.21     eeh 
    880       1.40     cdi 	_loc_hi = (((uint64_t)loc)>>32);
    881       1.21     eeh 	if (PHYS_ASI(asi)) {
    882       1.38   perry 		__asm volatile(
    883       1.33  petrov 			"wr %5,%%g0,%%asi;	"
    884       1.33  petrov 			"sllx %4,32,%0;		"
    885       1.33  petrov 			"rdpr %%pstate,%1;	"
    886       1.33  petrov 			"or %3,%0,%0;		"
    887       1.33  petrov 			"wrpr %1,8,%%pstate;	"
    888       1.33  petrov 			"sta %2,[%0]%%asi;	"
    889       1.33  petrov 			"wrpr %1,0,%%pstate;	"
    890       1.33  petrov 			"membar #Sync;		"
    891       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    892       1.33  petrov 			: "=&r" (_loc_hi), "=&r" (_pstate)
    893       1.33  petrov 			: "r" ((int)(value)), "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi)
    894       1.33  petrov 			: "memory");
    895       1.33  petrov 	} else {
    896       1.38   perry 		__asm volatile(
    897       1.33  petrov 			"wr %4,%%g0,%%asi;	"
    898       1.33  petrov 			"sllx %3,32,%0;		"
    899       1.33  petrov 			"or %2,%0,%0;		"
    900       1.33  petrov 			"sta %1,[%0]%%asi;	"
    901       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    902       1.33  petrov 			: "=&r" (_loc_hi)
    903       1.33  petrov 			: "r" ((int)(value)), "r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi)
    904       1.33  petrov 			: "memory");
    905       1.21     eeh 	}
    906       1.21     eeh }
    907       1.21     eeh #endif
    908       1.21     eeh 
    909       1.21     eeh /* store 64-bit int to alternate address space */
    910       1.21     eeh #ifdef __arch64__
    911       1.41   perry static __inline void
    912       1.40     cdi stda(paddr_t loc, int asi, uint64_t value)
    913       1.21     eeh {
    914       1.38   perry 	__asm volatile(
    915       1.33  petrov 		"wr %2,%%g0,%%asi;	"
    916       1.36  petrov 		"stda %0,[%1]%%asi	"
    917       1.33  petrov 		: : "r" ((long long)(value)), "r" ((unsigned long)(loc)), "r" (asi)
    918       1.33  petrov 		: "memory");
    919       1.21     eeh }
    920       1.21     eeh #else
    921       1.41   perry static __inline void
    922       1.40     cdi stda(paddr_t loc, int asi, uint64_t value)
    923       1.21     eeh {
    924       1.21     eeh 	register int _loc_hi, _pstate;
    925       1.21     eeh 
    926       1.40     cdi 	_loc_hi = (((uint64_t)loc)>>32);
    927       1.21     eeh 	if (PHYS_ASI(asi)) {
    928       1.38   perry 		__asm volatile(
    929       1.33  petrov 			"wr %5,%%g0,%%asi;	"
    930       1.33  petrov 			"sllx %4,32,%0;		"
    931       1.33  petrov 			"rdpr %%pstate,%1;	"
    932       1.33  petrov 			"or %3,%0,%0;		"
    933       1.33  petrov 			"wrpr %1,8,%%pstate;	"
    934       1.33  petrov 			"stda %2,[%0]%%asi;	"
    935       1.33  petrov 			"wrpr %1,0,%%pstate;	"
    936       1.33  petrov 			"membar #Sync;		"
    937       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    938       1.33  petrov 			: "=&r" (_loc_hi), "=&r" (_pstate)
    939       1.33  petrov 			: "r" ((long long)(value)), "r" ((unsigned long)(loc)),
    940       1.33  petrov 			"r" (_loc_hi), "r" (asi)
    941       1.33  petrov 			: "memory");
    942       1.33  petrov 	} else {
    943       1.38   perry 		__asm volatile(
    944       1.33  petrov 			"wr %4,%%g0,%%asi;	"
    945       1.33  petrov 			"sllx %3,32,%0;		"
    946       1.33  petrov 			"or %2,%0,%0;		"
    947       1.33  petrov 			"stda %1,[%0]%%asi;	"
    948       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
    949       1.33  petrov 			: "=&r" (_loc_hi)
    950       1.33  petrov 			: "r" ((long long)(value)), "r" ((unsigned long)(loc)),
    951       1.33  petrov 			"r" (_loc_hi), "r" (asi)
    952       1.33  petrov 			: "memory");
    953       1.21     eeh 	}
    954       1.21     eeh }
    955       1.21     eeh #endif
    956       1.21     eeh 
    957  1.42.26.1     mjf /* set dmmu secondary context */
    958  1.42.26.1     mjf static __inline void
    959  1.42.26.1     mjf dmmu_set_secondary_context(uint ctx)
    960  1.42.26.1     mjf {
    961  1.42.26.1     mjf 	__asm volatile(
    962  1.42.26.1     mjf 		"stxa %0,[%1]%2;	"
    963  1.42.26.1     mjf 		"membar #Sync		"
    964  1.42.26.1     mjf 		: : "r" (ctx),
    965  1.42.26.1     mjf 		"r" (CTX_SECONDARY), "n" (ASI_DMMU)
    966  1.42.26.1     mjf 		: "memory");
    967  1.42.26.1     mjf }
    968  1.42.26.1     mjf 
    969       1.21     eeh #ifdef __arch64__
    970       1.21     eeh /* native store 64-bit int to alternate address space w/64-bit compiler*/
    971       1.41   perry static __inline void
    972       1.40     cdi stxa(paddr_t loc, int asi, uint64_t value)
    973       1.21     eeh {
    974       1.38   perry 	__asm volatile(
    975       1.33  petrov 		"wr %2,%%g0,%%asi;	"
    976       1.36  petrov 		"stxa %0,[%1]%%asi	"
    977       1.33  petrov 		: : "r" ((unsigned long)(value)),
    978       1.33  petrov 		"r" ((unsigned long)(loc)), "r" (asi)
    979       1.33  petrov 		: "memory");
    980       1.21     eeh }
    981       1.21     eeh #else
    982       1.21     eeh /* native store 64-bit int to alternate address space w/32-bit compiler*/
    983       1.41   perry static __inline void
    984       1.40     cdi stxa(paddr_t loc, int asi, uint64_t value)
    985       1.21     eeh {
    986       1.21     eeh 	int _stxa_lo, _stxa_hi, _loc_hi;
    987       1.21     eeh 
    988       1.21     eeh 	_stxa_lo = value;
    989       1.40     cdi 	_stxa_hi = ((uint64_t)value)>>32;
    990       1.40     cdi 	_loc_hi = (((uint64_t)loc)>>32);
    991       1.21     eeh 
    992       1.21     eeh 	if (PHYS_ASI(asi)) {
    993       1.38   perry 		__asm volatile(
    994       1.33  petrov 			"wr %7,%%g0,%%asi;	"
    995       1.33  petrov 			"sllx %4,32,%1;		"
    996       1.33  petrov 			"sllx %6,32,%0; 	"
    997       1.33  petrov 			"or %1,%3,%1;		"
    998       1.33  petrov 			"rdpr %%pstate,%2;	"
    999       1.33  petrov 			"or %0,%5,%0;		"
   1000       1.33  petrov 			"wrpr %2,8,%%pstate;	"
   1001       1.33  petrov 			"stxa %1,[%0]%%asi;	"
   1002       1.33  petrov 			"wrpr %2,0,%%pstate;	"
   1003       1.33  petrov 			"membar #Sync;		"
   1004       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
   1005       1.33  petrov 			: "=&r" (_loc_hi), "=&r" (_stxa_hi), "=&r" ((int)(_stxa_lo))
   1006       1.33  petrov 			: "r" ((int)(_stxa_lo)), "r" ((int)(_stxa_hi)),
   1007       1.33  petrov 			"r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi)
   1008       1.33  petrov 			: "memory");
   1009       1.33  petrov 	} else {
   1010       1.38   perry 		__asm volatile(
   1011       1.33  petrov 			"wr %6,%%g0,%%asi;	"
   1012       1.33  petrov 			"sllx %3,32,%1;		"
   1013       1.33  petrov 			"sllx %5,32,%0;		"
   1014       1.33  petrov 			"or %1,%2,%1;		"
   1015       1.33  petrov 			"or %0,%4,%0;		"
   1016       1.33  petrov 			"stxa %1,[%0]%%asi;	"
   1017       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
   1018       1.33  petrov 			: "=&r" (_loc_hi), "=&r" (_stxa_hi)
   1019       1.33  petrov 			: "r" ((int)(_stxa_lo)), "r" ((int)(_stxa_hi)),
   1020       1.33  petrov 			"r" ((unsigned long)(loc)), "r" (_loc_hi), "r" (asi)
   1021       1.33  petrov 			: "memory");
   1022       1.21     eeh 	}
   1023       1.21     eeh }
   1024       1.21     eeh #endif
   1025       1.21     eeh 
   1026       1.23     eeh #ifdef __arch64__
   1027       1.36  petrov /* native store 32-bit int to alternate address space w/64-bit compiler*/
   1028       1.41   perry static __inline uint32_t
   1029       1.40     cdi casa(paddr_t loc, int asi, uint32_t value, uint32_t oldvalue)
   1030       1.36  petrov {
   1031       1.38   perry 	__asm volatile(
   1032       1.36  petrov 		"wr %3,%%g0,%%asi;	"
   1033       1.36  petrov 		"casa [%1]%%asi,%2,%0	"
   1034       1.36  petrov 		: "+r" (value)
   1035       1.36  petrov 		: "r" ((unsigned long)(loc)), "r" (oldvalue), "r" (asi)
   1036       1.36  petrov 		: "memory");
   1037       1.36  petrov 	return (value);
   1038       1.36  petrov }
   1039       1.23     eeh /* native store 64-bit int to alternate address space w/64-bit compiler*/
   1040       1.41   perry static __inline uint64_t
   1041       1.40     cdi casxa(paddr_t loc, int asi, uint64_t value, uint64_t oldvalue)
   1042       1.23     eeh {
   1043       1.38   perry 	__asm volatile(
   1044       1.33  petrov 		"wr %3,%%g0,%%asi;	"
   1045       1.36  petrov 		"casxa [%1]%%asi,%2,%0	"
   1046       1.33  petrov 		: "+r" (value)
   1047       1.33  petrov 		: "r" ((unsigned long)(loc)), "r" (oldvalue), "r" (asi)
   1048       1.33  petrov 		: "memory");
   1049       1.23     eeh 	return (value);
   1050       1.23     eeh }
   1051       1.23     eeh #else
   1052       1.36  petrov #if 0
   1053       1.23     eeh /* native store 64-bit int to alternate address space w/32-bit compiler*/
   1054       1.41   perry static __inline uint64_t
   1055       1.40     cdi casxa(paddr_t loc, int asi, uint64_t value, uint64_t oldvalue)
   1056       1.23     eeh {
   1057       1.23     eeh 	int _casxa_lo, _casxa_hi, _loc_hi, _oval_hi;
   1058       1.23     eeh 
   1059       1.23     eeh 	_casxa_lo = value;
   1060       1.40     cdi 	_casxa_hi = ((uint64_t)value)>>32;
   1061       1.40     cdi 	_oval_hi = ((uint64_t)oldvalue)>>32;
   1062       1.40     cdi 	_loc_hi = (((uint64_t)loc)>>32);
   1063       1.23     eeh 
   1064       1.25     eeh #ifdef __notyet
   1065       1.25     eeh /*
   1066       1.25     eeh  * gcc cannot handle this since it thinks it has >10 asm operands.
   1067       1.25     eeh  */
   1068       1.23     eeh 	if (PHYS_ASI(asi)) {
   1069       1.38   perry 		__asm volatile(
   1070       1.33  petrov 			"wr %6,%%g0,%%asi;	"
   1071       1.33  petrov 			"sllx %1,32,%1;		"
   1072       1.33  petrov 			"rdpr %%pstate,%2;	"
   1073       1.33  petrov 			"sllx %0,32,%0;		"
   1074       1.33  petrov 			"or %1,%2,%1;		"
   1075       1.33  petrov 			"sllx %3,32,%3;		"
   1076       1.33  petrov 			"or %0,%4,%0;		"
   1077       1.33  petrov 			"or %3,%5,%3;		"
   1078       1.33  petrov 			"wrpr %2,8,%%pstate;	"
   1079       1.33  petrov 			"casxa [%0]%%asi,%3,%1; "
   1080       1.33  petrov 			"wrpr %2,0,%%pstate;	"
   1081       1.33  petrov 			"andn %0,0x1f,%3;      	"
   1082       1.33  petrov 			"membar #Sync;		"
   1083       1.33  petrov 			"sll %1,0,%2;		"
   1084       1.33  petrov 			"srax %1,32,%1;		"
   1085       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
   1086       1.33  petrov 			: "+r" (_loc_hi), "+r" (_casxa_hi), "+r" (_casxa_lo), "+r" (_oval_hi)
   1087       1.33  petrov 			: "r" ((unsigned long)(loc)), "r" ((unsigned int)(oldvalue)),
   1088       1.33  petrov 			"r" (asi)
   1089       1.33  petrov 			: "memory");
   1090       1.33  petrov 	} else {
   1091       1.38   perry 		__asm volatile(
   1092       1.33  petrov 			"wr %7,%%g0,%%asi;	"
   1093       1.33  petrov 			"sllx %1,32,%1;		"
   1094       1.33  petrov 			"sllx %5,32,%0;		"
   1095       1.33  petrov 			"or %1,%2,%1;		"
   1096       1.33  petrov 			"sllx %3,32,%2;		"
   1097       1.33  petrov 			"or %0,%4,%0;		"
   1098       1.33  petrov 			"or %2,%4,%2;		"
   1099       1.33  petrov 			"casxa [%0]%%asi,%2,%1; "
   1100       1.33  petrov 			"sll %1,0,%2;		"
   1101       1.33  petrov 			"srax %o1,32,%o1;	"
   1102       1.33  petrov 			"wr %%g0, 0x82, %%asi	"
   1103       1.33  petrov 			: "=&r" (_loc_hi), "+r" (_casxa_hi), "+r" (_casxa_lo)
   1104       1.33  petrov 			: "r" ((int)(_oval_hi)), "r" ((int)(oldvalue)),
   1105       1.23     eeh 			"r" ((unsigned long)(loc)), "r" (_loc_hi),
   1106       1.33  petrov 			"r" (asi)
   1107       1.33  petrov 			: "memory");
   1108       1.23     eeh 	}
   1109       1.25     eeh #endif
   1110       1.40     cdi 	return (((uint64_t)_casxa_hi<<32)|(uint64_t)_casxa_lo);
   1111       1.23     eeh }
   1112       1.23     eeh #endif
   1113       1.36  petrov #endif
   1114       1.23     eeh 
   1115        1.2     eeh /* flush address from data cache */
   1116       1.26     eeh #define	flush(loc) ({ \
   1117       1.38   perry 	__asm volatile("flush %0" : : \
   1118       1.16     eeh 	     "r" ((unsigned long)(loc))); \
   1119        1.2     eeh })
   1120        1.2     eeh 
   1121        1.6     eeh /* Flush a D$ line */
   1122        1.6     eeh #if 0
   1123       1.26     eeh #define	flushline(loc) ({ \
   1124        1.6     eeh 	stxa(((paddr_t)loc)&(~0x1f), (ASI_DCACHE_TAG), 0); \
   1125        1.6     eeh         membar_sync(); \
   1126        1.6     eeh })
   1127        1.6     eeh #endif
   1128        1.6     eeh 
   1129        1.6     eeh /* The following two enable or disable the dcache in the LSU control register */
   1130       1.26     eeh #define	dcenable() ({ \
   1131        1.6     eeh 	int res; \
   1132       1.38   perry 	__asm volatile("ldxa [%%g0] %1,%0; or %0,%2,%0; stxa %0,[%%g0] %1; membar #Sync" \
   1133        1.6     eeh 		: "r" (res) : "n" (ASI_MCCR), "n" (MCCR_DCACHE_EN)); \
   1134        1.6     eeh })
   1135       1.26     eeh #define	dcdisable() ({ \
   1136        1.6     eeh 	int res; \
   1137       1.38   perry 	__asm volatile("ldxa [%%g0] %1,%0; andn %0,%2,%0; stxa %0,[%%g0] %1; membar #Sync" \
   1138        1.6     eeh 		: "r" (res) : "n" (ASI_MCCR), "n" (MCCR_DCACHE_EN)); \
   1139        1.6     eeh })
   1140        1.6     eeh 
   1141        1.6     eeh /*
   1142        1.6     eeh  * SPARC V9 memory barrier instructions.
   1143        1.6     eeh  */
   1144        1.6     eeh /* Make all stores complete before next store */
   1145       1.38   perry #define	membar_storestore() __asm volatile("membar #StoreStore" : :)
   1146        1.6     eeh /* Make all loads complete before next store */
   1147       1.38   perry #define	membar_loadstore() __asm volatile("membar #LoadStore" : :)
   1148        1.6     eeh /* Make all stores complete before next load */
   1149       1.38   perry #define	membar_storeload() __asm volatile("membar #StoreLoad" : :)
   1150        1.6     eeh /* Make all loads complete before next load */
   1151       1.38   perry #define	membar_loadload() __asm volatile("membar #LoadLoad" : :)
   1152        1.6     eeh /* Complete all outstanding memory operations and exceptions */
   1153       1.38   perry #define	membar_sync() __asm volatile("membar #Sync" : :)
   1154        1.6     eeh /* Complete all outstanding memory operations */
   1155       1.38   perry #define	membar_memissue() __asm volatile("membar #MemIssue" : :)
   1156        1.6     eeh /* Complete all outstanding stores before any new loads */
   1157       1.38   perry #define	membar_lookaside() __asm volatile("membar #Lookaside" : :)
   1158        1.2     eeh 
   1159       1.38   perry #define membar_load() __asm volatile("membar #LoadLoad | #LoadStore" : :)
   1160       1.38   perry #define membar_store() __asm volatile("membar #LoadStore | #StoreStore" : :)
   1161       1.36  petrov 
   1162        1.5     mrg #ifdef __arch64__
   1163        1.2     eeh /* read 64-bit %tick register */
   1164        1.2     eeh #define	tick() ({ \
   1165        1.3     eeh 	register u_long _tick_tmp; \
   1166       1.38   perry 	__asm volatile("rdpr %%tick, %0" : "=r" (_tick_tmp) :); \
   1167        1.2     eeh 	_tick_tmp; \
   1168        1.2     eeh })
   1169        1.2     eeh #else
   1170        1.9     eeh /* read 64-bit %tick register on 32-bit system */
   1171        1.2     eeh #define	tick() ({ \
   1172       1.25     eeh 	register u_int _tick_hi = 0, _tick_lo = 0; \
   1173       1.38   perry 	__asm volatile("rdpr %%tick, %0; srl %0,0,%1; srlx %0,32,%0 " \
   1174       1.10     eeh 		: "=r" (_tick_hi), "=r" (_tick_lo) : ); \
   1175       1.40     cdi 	(((uint64_t)_tick_hi)<<32)|((uint64_t)_tick_lo); \
   1176        1.2     eeh })
   1177        1.1     eeh #endif
   1178        1.2     eeh 
   1179       1.42     cdi extern void next_tick(long);
   1180        1.9     eeh #endif
   1181       1.33  petrov 
   1182       1.33  petrov #endif /* _SPARC_CTLREG_H_ */
   1183