Home | History | Annotate | Line # | Download | only in include
ctlreg.h revision 1.44.38.3
      1  1.44.38.3     yamt /*	$NetBSD: ctlreg.h,v 1.44.38.3 2010/08/11 22:52:47 yamt Exp $ */
      2        1.1      eeh 
      3        1.1      eeh /*
      4       1.30      eeh  * Copyright (c) 1996-2002 Eduardo Horvath
      5        1.1      eeh  *
      6        1.1      eeh  * Redistribution and use in source and binary forms, with or without
      7        1.1      eeh  * modification, are permitted provided that the following conditions
      8        1.1      eeh  * are met:
      9        1.1      eeh  * 1. Redistributions of source code must retain the above copyright
     10        1.1      eeh  *    notice, this list of conditions and the following disclaimer.
     11       1.11      eeh  *
     12       1.11      eeh  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR  ``AS IS'' AND
     13        1.1      eeh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     14        1.1      eeh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     15       1.11      eeh  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR  BE LIABLE
     16        1.1      eeh  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     17        1.1      eeh  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     18        1.1      eeh  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     19        1.1      eeh  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     20        1.1      eeh  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     21        1.1      eeh  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     22        1.1      eeh  * SUCH DAMAGE.
     23        1.1      eeh  *
     24        1.1      eeh  */
     25        1.1      eeh 
     26       1.33   petrov #ifndef _SPARC_CTLREG_H_
     27       1.33   petrov #define _SPARC_CTLREG_H_
     28       1.33   petrov 
     29        1.1      eeh /*
     30        1.1      eeh  * Sun 4u control registers. (includes address space definitions
     31        1.1      eeh  * and some registers in control space).
     32        1.1      eeh  */
     33        1.1      eeh 
     34        1.1      eeh /*
     35        1.1      eeh  * The Alternate address spaces.
     36        1.1      eeh  *
     37        1.1      eeh  * 0x00-0x7f are privileged
     38        1.1      eeh  * 0x80-0xff can be used by users
     39        1.1      eeh  */
     40        1.1      eeh 
     41       1.26      eeh #define	ASI_LITTLE	0x08		/* This bit should make an ASI little endian */
     42        1.1      eeh 
     43       1.26      eeh #define	ASI_NUCLEUS			0x04	/* [4u] kernel address space */
     44       1.26      eeh #define	ASI_NUCLEUS_LITTLE		0x0c	/* [4u] kernel address space, little endian */
     45        1.1      eeh 
     46       1.26      eeh #define	ASI_AS_IF_USER_PRIMARY		0x10	/* [4u] primary user address space */
     47       1.26      eeh #define	ASI_AS_IF_USER_SECONDARY	0x11	/* [4u] secondary user address space */
     48        1.1      eeh 
     49       1.26      eeh #define	ASI_PHYS_CACHED			0x14	/* [4u] MMU bypass to main memory */
     50       1.26      eeh #define	ASI_PHYS_NON_CACHED		0x15	/* [4u] MMU bypass to I/O location */
     51       1.26      eeh 
     52       1.26      eeh #define	ASI_AS_IF_USER_PRIMARY_LITTLE	0x18	/* [4u] primary user address space, little endian  */
     53       1.35     heas #define	ASI_AS_IF_USER_SECONDARY_LITTLE	0x19	/* [4u] secondary user address space, little endian  */
     54       1.26      eeh 
     55       1.26      eeh #define	ASI_PHYS_CACHED_LITTLE		0x1c	/* [4u] MMU bypass to main memory, little endian */
     56       1.26      eeh #define	ASI_PHYS_NON_CACHED_LITTLE	0x1d	/* [4u] MMU bypass to I/O location, little endian */
     57       1.26      eeh 
     58       1.26      eeh #define	ASI_NUCLEUS_QUAD_LDD		0x24	/* [4u] use w/LDDA to load 128-bit item */
     59       1.26      eeh #define	ASI_NUCLEUS_QUAD_LDD_LITTLE	0x2c	/* [4u] use w/LDDA to load 128-bit item, little endian */
     60       1.26      eeh 
     61       1.26      eeh #define	ASI_FLUSH_D_PAGE_PRIMARY	0x38	/* [4u] flush D-cache page using primary context */
     62       1.26      eeh #define	ASI_FLUSH_D_PAGE_SECONDARY	0x39	/* [4u] flush D-cache page using secondary context */
     63       1.26      eeh #define	ASI_FLUSH_D_CTX_PRIMARY		0x3a	/* [4u] flush D-cache context using primary context */
     64       1.26      eeh #define	ASI_FLUSH_D_CTX_SECONDARY	0x3b	/* [4u] flush D-cache context using secondary context */
     65       1.26      eeh 
     66  1.44.38.2     yamt #define	ASI_DCACHE_INVALIDATE		0x42	/* [III] invalidate D-cache */
     67  1.44.38.2     yamt #define	ASI_DCACHE_UTAG			0x43	/* [III] diagnostic access to D-cache micro tag */
     68  1.44.38.2     yamt #define	ASI_DCACHE_SNOOP_TAG		0x44	/* [III] diagnostic access to D-cache snoop tag RAM */
     69  1.44.38.2     yamt 
     70       1.26      eeh #define	ASI_LSU_CONTROL_REGISTER	0x45	/* [4u] load/store unit control register */
     71       1.26      eeh 
     72       1.26      eeh #define	ASI_DCACHE_DATA			0x46	/* [4u] diagnostic access to D-cache data RAM */
     73       1.26      eeh #define	ASI_DCACHE_TAG			0x47	/* [4u] diagnostic access to D-cache tag RAM */
     74       1.26      eeh 
     75       1.26      eeh #define	ASI_INTR_DISPATCH_STATUS	0x48	/* [4u] interrupt dispatch status register */
     76       1.26      eeh #define	ASI_INTR_RECEIVE		0x49	/* [4u] interrupt receive status register */
     77       1.26      eeh #define	ASI_MID_REG			0x4a	/* [4u] hardware config and MID */
     78       1.26      eeh #define	ASI_ERROR_EN_REG		0x4b	/* [4u] asynchronous error enables */
     79       1.26      eeh #define	ASI_AFSR			0x4c	/* [4u] asynchronous fault status register */
     80       1.26      eeh #define	ASI_AFAR			0x4d	/* [4u] asynchronous fault address register */
     81       1.26      eeh 
     82  1.44.38.2     yamt #define	ASI_ICACHE_DATA			0x66	/* [4u] diagnostic access to I-cache data RAM */
     83  1.44.38.2     yamt #define	ASI_ICACHE_TAG			0x67	/* [4u] diagnostic access to I-cache tag RAM */
     84  1.44.38.2     yamt #define	ASI_FLUSH_I_PAGE_PRIMARY	0x68	/* [4u] flush I-cache page using primary context */
     85  1.44.38.2     yamt #define	ASI_FLUSH_I_PAGE_SECONDARY	0x69	/* [4u] flush I-cache page using secondary context */
     86  1.44.38.2     yamt #define	ASI_FLUSH_I_CTX_PRIMARY		0x6a	/* [4u] flush I-cache context using primary context */
     87  1.44.38.2     yamt #define	ASI_FLUSH_I_CTX_SECONDARY	0x6b	/* [4u] flush I-cache context using secondary context */
     88       1.26      eeh 
     89       1.26      eeh #define	ASI_BLOCK_AS_IF_USER_PRIMARY	0x70	/* [4u] primary user address space, block loads/stores */
     90       1.26      eeh #define	ASI_BLOCK_AS_IF_USER_SECONDARY	0x71	/* [4u] secondary user address space, block loads/stores */
     91       1.26      eeh 
     92       1.26      eeh #define	ASI_ECACHE_DIAG			0x76	/* [4u] diag access to E-cache tag and data */
     93       1.26      eeh #define	ASI_DATAPATH_ERR_REG_WRITE	0x77	/* [4u] ASI is reused */
     94       1.26      eeh 
     95       1.26      eeh #define	ASI_BLOCK_AS_IF_USER_PRIMARY_LITTLE	0x78	/* [4u] primary user address space, block loads/stores */
     96       1.26      eeh #define	ASI_BLOCK_AS_IF_USER_SECONDARY_LITTLE	0x79	/* [4u] secondary user address space, block loads/stores */
     97       1.26      eeh 
     98       1.26      eeh #define	ASI_INTERRUPT_RECEIVE_DATA	0x7f	/* [4u] interrupt receive data registers {0,1,2} */
     99       1.26      eeh #define	ASI_DATAPATH_ERR_REG_READ	0x7f	/* [4u] read access to datapath error registers (ASI reused) */
    100       1.26      eeh 
    101       1.26      eeh #define	ASI_PRIMARY			0x80	/* [4u] primary address space */
    102       1.26      eeh #define	ASI_SECONDARY			0x81	/* [4u] secondary address space */
    103       1.28      eeh #define	ASI_PRIMARY_NOFAULT		0x82	/* [4u] primary address space, no fault */
    104       1.28      eeh #define	ASI_SECONDARY_NOFAULT		0x83	/* [4u] secondary address space, no fault */
    105       1.26      eeh 
    106       1.26      eeh #define	ASI_PRIMARY_LITTLE		0x88	/* [4u] primary address space, little endian */
    107       1.26      eeh #define	ASI_SECONDARY_LITTLE		0x89	/* [4u] secondary address space, little endian */
    108       1.28      eeh #define	ASI_PRIMARY_NOFAULT_LITTLE	0x8a	/* [4u] primary address space, no fault, little endian */
    109       1.28      eeh #define	ASI_SECONDARY_NOFAULT_LITTLE	0x8b	/* [4u] secondary address space, no fault, little endian */
    110       1.26      eeh 
    111       1.26      eeh #define	ASI_PST8_PRIMARY		0xc0	/* [VIS] Eight 8-bit partial store, primary */
    112       1.26      eeh #define	ASI_PST8_SECONDARY		0xc1	/* [VIS] Eight 8-bit partial store, secondary */
    113       1.26      eeh #define	ASI_PST16_PRIMARY		0xc2	/* [VIS] Four 16-bit partial store, primary */
    114       1.26      eeh #define	ASI_PST16_SECONDARY		0xc3	/* [VIS] Fout 16-bit partial store, secondary */
    115       1.26      eeh #define	ASI_PST32_PRIMARY		0xc4	/* [VIS] Two 32-bit partial store, primary */
    116       1.26      eeh #define	ASI_PST32_SECONDARY		0xc5	/* [VIS] Two 32-bit partial store, secondary */
    117       1.26      eeh 
    118       1.26      eeh #define	ASI_PST8_PRIMARY_LITTLE		0xc8	/* [VIS] Eight 8-bit partial store, primary, little endian */
    119       1.26      eeh #define	ASI_PST8_SECONDARY_LITTLE	0xc9	/* [VIS] Eight 8-bit partial store, secondary, little endian */
    120       1.26      eeh #define	ASI_PST16_PRIMARY_LITTLE	0xca	/* [VIS] Four 16-bit partial store, primary, little endian */
    121       1.26      eeh #define	ASI_PST16_SECONDARY_LITTLE	0xcb	/* [VIS] Fout 16-bit partial store, secondary, little endian */
    122       1.26      eeh #define	ASI_PST32_PRIMARY_LITTLE	0xcc	/* [VIS] Two 32-bit partial store, primary, little endian */
    123       1.26      eeh #define	ASI_PST32_SECONDARY_LITTLE	0xcd	/* [VIS] Two 32-bit partial store, secondary, little endian */
    124       1.26      eeh 
    125       1.26      eeh #define	ASI_FL8_PRIMARY			0xd0	/* [VIS] One 8-bit load/store floating, primary */
    126       1.26      eeh #define	ASI_FL8_SECONDARY		0xd1	/* [VIS] One 8-bit load/store floating, secondary */
    127       1.26      eeh #define	ASI_FL16_PRIMARY		0xd2	/* [VIS] One 16-bit load/store floating, primary */
    128       1.26      eeh #define	ASI_FL16_SECONDARY		0xd3	/* [VIS] One 16-bit load/store floating, secondary */
    129       1.26      eeh 
    130       1.26      eeh #define	ASI_FL8_PRIMARY_LITTLE		0xd8	/* [VIS] One 8-bit load/store floating, primary, little endian */
    131       1.26      eeh #define	ASI_FL8_SECONDARY_LITTLE	0xd9	/* [VIS] One 8-bit load/store floating, secondary, little endian */
    132       1.26      eeh #define	ASI_FL16_PRIMARY_LITTLE		0xda	/* [VIS] One 16-bit load/store floating, primary, little endian */
    133       1.26      eeh #define	ASI_FL16_SECONDARY_LITTLE	0xdb	/* [VIS] One 16-bit load/store floating, secondary, little endian */
    134       1.26      eeh 
    135       1.26      eeh #define	ASI_BLOCK_COMMIT_PRIMARY	0xe0	/* [4u] block store with commit, primary */
    136       1.26      eeh #define	ASI_BLOCK_COMMIT_SECONDARY	0xe1	/* [4u] block store with commit, secondary */
    137       1.26      eeh #define	ASI_BLOCK_PRIMARY		0xf0	/* [4u] block load/store, primary */
    138       1.26      eeh #define	ASI_BLOCK_SECONDARY		0xf1	/* [4u] block load/store, secondary */
    139       1.26      eeh #define	ASI_BLOCK_PRIMARY_LITTLE	0xf8	/* [4u] block load/store, primary, little endian */
    140       1.26      eeh #define	ASI_BLOCK_SECONDARY_LITTLE	0xf9	/* [4u] block load/store, secondary, little endian */
    141        1.1      eeh 
    142        1.1      eeh 
    143        1.1      eeh /*
    144        1.1      eeh  * These are the shorter names used by Solaris
    145        1.1      eeh  */
    146        1.1      eeh 
    147       1.26      eeh #define	ASI_N		ASI_NUCLEUS
    148       1.26      eeh #define	ASI_NL		ASI_NUCLEUS_LITTLE
    149       1.26      eeh #define	ASI_AIUP	ASI_AS_IF_USER_PRIMARY
    150       1.26      eeh #define	ASI_AIUS	ASI_AS_IF_USER_SECONDARY
    151       1.26      eeh #define	ASI_AIUPL	ASI_AS_IF_USER_PRIMARY_LITTLE
    152       1.26      eeh #define	ASI_AIUSL	ASI_AS_IF_USER_SECONDARY_LITTLE
    153       1.26      eeh #define	ASI_P		ASI_PRIMARY
    154       1.26      eeh #define	ASI_S		ASI_SECONDARY
    155       1.28      eeh #define	ASI_PNF		ASI_PRIMARY_NOFAULT
    156       1.28      eeh #define	ASI_SNF		ASI_SECONDARY_NOFAULT
    157       1.26      eeh #define	ASI_PL		ASI_PRIMARY_LITTLE
    158       1.26      eeh #define	ASI_SL		ASI_SECONDARY_LITTLE
    159       1.28      eeh #define	ASI_PNFL	ASI_PRIMARY_NOFAULT_LITTLE
    160       1.28      eeh #define	ASI_SNFL	ASI_SECONDARY_NOFAULT_LITTLE
    161       1.26      eeh #define	ASI_FL8_P	ASI_FL8_PRIMARY
    162       1.26      eeh #define	ASI_FL8_S	ASI_FL8_SECONDARY
    163       1.26      eeh #define	ASI_FL16_P	ASI_FL16_PRIMARY
    164       1.26      eeh #define	ASI_FL16_S	ASI_FL16_SECONDARY
    165       1.26      eeh #define	ASI_FL8_PL	ASI_FL8_PRIMARY_LITTLE
    166       1.26      eeh #define	ASI_FL8_SL	ASI_FL8_SECONDARY_LITTLE
    167       1.26      eeh #define	ASI_FL16_PL	ASI_FL16_PRIMARY_LITTLE
    168       1.26      eeh #define	ASI_FL16_SL	ASI_FL16_SECONDARY_LITTLE
    169       1.26      eeh #define	ASI_BLK_AIUP	ASI_BLOCK_AS_IF_USER_PRIMARY
    170       1.26      eeh #define	ASI_BLK_AIUPL	ASI_BLOCK_AS_IF_USER_PRIMARY_LITTLE
    171       1.26      eeh #define	ASI_BLK_AIUS	ASI_BLOCK_AS_IF_USER_SECONDARY
    172       1.26      eeh #define	ASI_BLK_AIUSL	ASI_BLOCK_AS_IF_USER_SECONDARY_LITTLE
    173       1.26      eeh #define	ASI_BLK_COMMIT_P		ASI_BLOCK_COMMIT_PRIMARY
    174       1.26      eeh #define	ASI_BLK_COMMIT_PRIMARY		ASI_BLOCK_COMMIT_PRIMARY
    175       1.26      eeh #define	ASI_BLK_COMMIT_S		ASI_BLOCK_COMMIT_SECONDARY
    176       1.26      eeh #define	ASI_BLK_COMMIT_SECONDARY	ASI_BLOCK_COMMIT_SECONDARY
    177       1.26      eeh #define	ASI_BLK_P			ASI_BLOCK_PRIMARY
    178       1.26      eeh #define	ASI_BLK_PL			ASI_BLOCK_PRIMARY_LITTLE
    179       1.26      eeh #define	ASI_BLK_S			ASI_BLOCK_SECONDARY
    180       1.26      eeh #define	ASI_BLK_SL			ASI_BLOCK_SECONDARY_LITTLE
    181        1.1      eeh 
    182       1.28      eeh /* Alternative spellings */
    183       1.28      eeh #define ASI_PRIMARY_NO_FAULT		ASI_PRIMARY_NOFAULT
    184       1.28      eeh #define ASI_PRIMARY_NO_FAULT_LITTLE	ASI_PRIMARY_NOFAULT_LITTLE
    185       1.28      eeh #define ASI_SECONDARY_NO_FAULT		ASI_SECONDARY_NOFAULT
    186       1.28      eeh #define ASI_SECONDARY_NO_FAULT_LITTLE	ASI_SECONDARY_NOFAULT_LITTLE
    187       1.28      eeh 
    188       1.29      eeh #define	PHYS_ASI(x)	(((x) | 0x09) == 0x1d)
    189       1.26      eeh #define	LITTLE_ASI(x)	((x) & ASI_LITTLE)
    190       1.14      eeh 
    191        1.1      eeh /*
    192        1.1      eeh  * The following are 4u control registers
    193        1.1      eeh  */
    194       1.18      eeh 
    195       1.18      eeh /* Get the CPU's UPAID */
    196       1.36   petrov #define	UPA_CR_MID_SHIFT	(17)
    197       1.36   petrov #define	UPA_CR_MID_SIZE		(5)
    198       1.36   petrov #define	UPA_CR_MID_MASK \
    199       1.36   petrov 	(((1 << UPA_CR_MID_SIZE) - 1) << UPA_CR_MID_SHIFT)
    200       1.36   petrov 
    201       1.36   petrov #define	UPA_CR_MID(x)	(((x)>>UPA_CR_MID_SHIFT)&((1 << UPA_CR_MID_SIZE) - 1))
    202       1.36   petrov 
    203       1.36   petrov #ifdef _LOCORE
    204       1.36   petrov 
    205       1.36   petrov #define	UPA_GET_MID(r1) \
    206       1.36   petrov 	ldxa	[%g0] ASI_MID_REG, r1 ; \
    207       1.36   petrov 	srlx	r1, UPA_CR_MID_SHIFT, r1 ; \
    208       1.36   petrov 	and	r1, (1 << UPA_CR_MID_SIZE) - 1, r1
    209       1.36   petrov 
    210       1.36   petrov #else
    211       1.18      eeh #define	CPU_UPAID	UPA_CR_MID(ldxa(0, ASI_MID_REG))
    212       1.36   petrov #endif
    213        1.1      eeh 
    214        1.1      eeh /*
    215        1.1      eeh  * [4u] MMU and Cache Control Register (MCCR)
    216        1.1      eeh  * use ASI = 0x45
    217        1.1      eeh  */
    218       1.26      eeh #define	ASI_MCCR	ASI_LSU_CONTROL_REGISTER
    219       1.26      eeh #define	MCCR		0x00
    220        1.1      eeh 
    221        1.1      eeh /* MCCR Bits and their meanings */
    222       1.26      eeh #define	MCCR_DMMU_EN	0x08
    223       1.26      eeh #define	MCCR_IMMU_EN	0x04
    224       1.26      eeh #define	MCCR_DCACHE_EN	0x02
    225       1.26      eeh #define	MCCR_ICACHE_EN	0x01
    226        1.1      eeh 
    227        1.1      eeh 
    228        1.1      eeh /*
    229        1.1      eeh  * MMU control registers
    230        1.1      eeh  */
    231        1.1      eeh 
    232        1.1      eeh /* Choose an MMU */
    233       1.26      eeh #define	ASI_DMMU		0x58
    234       1.26      eeh #define	ASI_IMMU		0x50
    235        1.1      eeh 
    236        1.1      eeh /* Other assorted MMU ASIs */
    237       1.26      eeh #define	ASI_IMMU_8KPTR		0x51
    238       1.26      eeh #define	ASI_IMMU_64KPTR		0x52
    239       1.26      eeh #define	ASI_IMMU_DATA_IN	0x54
    240       1.26      eeh #define	ASI_IMMU_TLB_DATA	0x55
    241       1.26      eeh #define	ASI_IMMU_TLB_TAG	0x56
    242       1.26      eeh #define	ASI_DMMU_8KPTR		0x59
    243       1.26      eeh #define	ASI_DMMU_64KPTR		0x5a
    244       1.26      eeh #define	ASI_DMMU_DATA_IN	0x5c
    245       1.26      eeh #define	ASI_DMMU_TLB_DATA	0x5d
    246       1.26      eeh #define	ASI_DMMU_TLB_TAG	0x5e
    247        1.1      eeh 
    248        1.1      eeh /*
    249        1.1      eeh  * The following are the control registers
    250        1.1      eeh  * They work on both MMUs unless noted.
    251  1.44.38.2     yamt  * III = cheetah only
    252        1.1      eeh  *
    253        1.1      eeh  * Register contents are defined later on individual registers.
    254        1.1      eeh  */
    255       1.26      eeh #define	TSB_TAG_TARGET		0x0
    256       1.26      eeh #define	TLB_DATA_IN		0x0
    257       1.26      eeh #define	CTX_PRIMARY		0x08	/* primary context -- DMMU only */
    258       1.26      eeh #define	CTX_SECONDARY		0x10	/* secondary context -- DMMU only */
    259       1.26      eeh #define	SFSR			0x18
    260       1.26      eeh #define	SFAR			0x20	/* fault address -- DMMU only */
    261       1.26      eeh #define	TSB			0x28
    262       1.26      eeh #define	TLB_TAG_ACCESS		0x30
    263       1.26      eeh #define	VIRTUAL_WATCHPOINT	0x38
    264       1.26      eeh #define	PHYSICAL_WATCHPOINT	0x40
    265  1.44.38.2     yamt #define	TSB_PEXT		0x48	/* III primary ext */
    266  1.44.38.2     yamt #define	TSB_SEXT		0x50	/* III 2ndary ext -- DMMU only */
    267  1.44.38.2     yamt #define	TSB_NEXT		0x58	/* III nucleus ext */
    268        1.1      eeh 
    269        1.1      eeh /* Tag Target bits */
    270       1.26      eeh #define	TAG_TARGET_VA_MASK	0x03ffffffffffffffffLL
    271       1.26      eeh #define	TAG_TARGET_VA(x)	(((x)<<22)&TAG_TARGET_VA_MASK)
    272       1.26      eeh #define	TAG_TARGET_CONTEXT(x)	((x)>>48)
    273       1.26      eeh #define	TAG_TARGET(c,v)		((((uint64_t)c)<<48)|(((uint64_t)v)&TAG_TARGET_VA_MASK))
    274        1.1      eeh 
    275        1.1      eeh /* SFSR bits for both D_SFSR and I_SFSR */
    276       1.26      eeh #define	SFSR_ASI(x)		((x)>>16)
    277       1.26      eeh #define	SFSR_FT_VA_OOR_2	0x02000 /* IMMU: jumpl or return to unsupportd VA */
    278       1.26      eeh #define	SFSR_FT_VA_OOR_1	0x01000 /* fault at unsupported VA */
    279       1.26      eeh #define	SFSR_FT_NFO		0x00800	/* DMMU: Access to page marked NFO */
    280       1.26      eeh #define	SFSR_ILL_ASI		0x00400	/* DMMU: Illegal (unsupported) ASI */
    281       1.26      eeh #define	SFSR_FT_IO_ATOMIC	0x00200	/* DMMU: Atomic access to noncacheable page */
    282       1.26      eeh #define	SFSR_FT_ILL_NF		0x00100	/* DMMU: NF load or flush to page marked E (has side effects) */
    283       1.26      eeh #define	SFSR_FT_PRIV		0x00080	/* Privilege violation */
    284       1.26      eeh #define	SFSR_FT_E		0x00040	/* DMUU: value of E bit associated address */
    285       1.26      eeh #define	SFSR_CTXT(x)		(((x)>>4)&0x3)
    286       1.26      eeh #define	SFSR_CTXT_IS_PRIM(x)	(SFSR_CTXT(x)==0x00)
    287       1.26      eeh #define	SFSR_CTXT_IS_SECOND(x)	(SFSR_CTXT(x)==0x01)
    288       1.26      eeh #define	SFSR_CTXT_IS_NUCLEUS(x)	(SFSR_CTXT(x)==0x02)
    289       1.26      eeh #define	SFSR_PRIV		0x00008	/* value of PSTATE.PRIV for faulting access */
    290       1.26      eeh #define	SFSR_W			0x00004 /* DMMU: attempted write */
    291       1.26      eeh #define	SFSR_OW			0x00002 /* Overwrite; prev vault was still valid */
    292       1.26      eeh #define	SFSR_FV			0x00001	/* Fault is valid */
    293       1.33   petrov #define	SFSR_FT	(SFSR_FT_VA_OOR_2|SFSR_FT_VA_OOR_1|SFSR_FT_NFO| \
    294       1.33   petrov 		SFSR_ILL_ASI|SFSR_FT_IO_ATOMIC|SFSR_FT_ILL_NF|SFSR_FT_PRIV)
    295        1.1      eeh 
    296       1.26      eeh #define	SFSR_BITS "\177\20" \
    297       1.33   petrov 	"f\20\30ASI\0" "b\16VAT\0" "b\15VAD\0" "b\14NFO\0" "b\13ASI\0" "b\12A\0" \
    298       1.33   petrov 	"b\11NF\0" "b\10PRIV\0" "b\7E\0" "b\6NUCLEUS\0" "b\5SECONDCTX\0" "b\4PRIV\0" \
    299       1.33   petrov 	"b\3W\0" "b\2OW\0" "b\1FV\0"
    300        1.3      eeh 
    301        1.3      eeh /* ASFR bits */
    302       1.26      eeh #define	ASFR_ME			0x100000000LL
    303       1.26      eeh #define	ASFR_PRIV		0x080000000LL
    304       1.26      eeh #define	ASFR_ISAP		0x040000000LL
    305       1.26      eeh #define	ASFR_ETP		0x020000000LL
    306       1.26      eeh #define	ASFR_IVUE		0x010000000LL
    307       1.26      eeh #define	ASFR_TO			0x008000000LL
    308       1.26      eeh #define	ASFR_BERR		0x004000000LL
    309       1.26      eeh #define	ASFR_LDP		0x002000000LL
    310       1.26      eeh #define	ASFR_CP			0x001000000LL
    311       1.26      eeh #define	ASFR_WP			0x000800000LL
    312       1.26      eeh #define	ASFR_EDP		0x000400000LL
    313       1.26      eeh #define	ASFR_UE			0x000200000LL
    314       1.26      eeh #define	ASFR_CE			0x000100000LL
    315       1.26      eeh #define	ASFR_ETS		0x0000f0000LL
    316       1.26      eeh #define	ASFT_P_SYND		0x00000ffffLL
    317        1.3      eeh 
    318       1.26      eeh #define	AFSR_BITS "\177\20" \
    319        1.3      eeh         "b\40ME\0"      "b\37PRIV\0"    "b\36ISAP\0"    "b\35ETP\0" \
    320        1.3      eeh         "b\34IVUE\0"    "b\33TO\0"      "b\32BERR\0"    "b\31LDP\0" \
    321        1.3      eeh         "b\30CP\0"      "b\27WP\0"      "b\26EDP\0"     "b\25UE\0" \
    322        1.3      eeh         "b\24CE\0"      "f\20\4ETS\0"   "f\0\20P_SYND\0"
    323        1.3      eeh 
    324        1.1      eeh /*
    325        1.1      eeh  * Here's the spitfire TSB control register bits.
    326        1.1      eeh  *
    327        1.1      eeh  * Each TSB entry is 16-bytes wide.  The TSB must be size aligned
    328        1.1      eeh  */
    329       1.26      eeh #define	TSB_SIZE_512		0x0	/* 8kB, etc. */
    330       1.26      eeh #define	TSB_SIZE_1K		0x01
    331       1.26      eeh #define	TSB_SIZE_2K		0x02
    332       1.26      eeh #define	TSB_SIZE_4K		0x03
    333        1.1      eeh #define	TSB_SIZE_8K		0x04
    334       1.26      eeh #define	TSB_SIZE_16K		0x05
    335       1.26      eeh #define	TSB_SIZE_32K		0x06
    336       1.26      eeh #define	TSB_SIZE_64K		0x07
    337       1.26      eeh #define	TSB_SPLIT		0x1000
    338       1.26      eeh #define	TSB_BASE		0xffffffffffffe000
    339        1.1      eeh 
    340        1.1      eeh /*  TLB Tag Access bits */
    341       1.26      eeh #define	TLB_TAG_ACCESS_VA	0xffffffffffffe000
    342       1.26      eeh #define	TLB_TAG_ACCESS_CTX	0x0000000000001fff
    343        1.1      eeh 
    344        1.1      eeh /*
    345        1.1      eeh  * TLB demap registers.  TTEs are defined in v9pte.h
    346        1.1      eeh  *
    347        1.1      eeh  * Use the address space to select between IMMU and DMMU.
    348        1.1      eeh  * The address of the register selects which context register
    349        1.1      eeh  * to read the ASI from.
    350        1.1      eeh  *
    351        1.1      eeh  * The data stored in the register is interpreted as the VA to
    352        1.1      eeh  * use.  The DEMAP_CTX_<> registers ignore the address and demap the
    353        1.1      eeh  * entire ASI.
    354        1.1      eeh  *
    355        1.1      eeh  */
    356       1.26      eeh #define	ASI_IMMU_DEMAP			0x57	/* [4u] IMMU TLB demap */
    357       1.26      eeh #define	ASI_DMMU_DEMAP			0x5f	/* [4u] IMMU TLB demap */
    358        1.1      eeh 
    359       1.26      eeh #define	DEMAP_PAGE_NUCLEUS		((0x02)<<4)	/* Demap page from kernel AS */
    360       1.26      eeh #define	DEMAP_PAGE_PRIMARY		((0x00)<<4)	/* Demap a page from primary CTXT */
    361       1.26      eeh #define	DEMAP_PAGE_SECONDARY		((0x01)<<4)	/* Demap page from secondary CTXT (DMMU only) */
    362       1.26      eeh #define	DEMAP_CTX_NUCLEUS		((0x06)<<4)	/* Demap all of kernel CTXT */
    363       1.26      eeh #define	DEMAP_CTX_PRIMARY		((0x04)<<4)	/* Demap all of primary CTXT */
    364       1.26      eeh #define	DEMAP_CTX_SECONDARY		((0x05)<<4)	/* Demap all of secondary CTXT */
    365  1.44.38.2     yamt #define	DEMAP_ALL			((0x08)<<4)	/* Demap all non-locked TLB entries [USIII] */
    366  1.44.38.2     yamt 
    367  1.44.38.2     yamt /*
    368  1.44.38.2     yamt  * These define the sizes of the TLB in various CPUs.
    369  1.44.38.2     yamt  * They're mostly not necessary except for diagnostic code.
    370  1.44.38.2     yamt  */
    371  1.44.38.2     yamt #define TLB_SIZE_SPITFIRE		64
    372  1.44.38.2     yamt #define TLB_SIZE_CHEETAH_I16		16
    373  1.44.38.2     yamt #define TLB_SIZE_CHEETAH_I128		128
    374  1.44.38.2     yamt #define TLB_SIZE_CHEETAH_D16		16
    375  1.44.38.2     yamt #define TLB_SIZE_CHEETAH_D512_0		512
    376  1.44.38.2     yamt #define TLB_SIZE_CHEETAH_D512_1		512
    377  1.44.38.2     yamt #define TLB_CHEETAH_I16			(0 << 16)
    378  1.44.38.2     yamt #define TLB_CHEETAH_I128		(2 << 16)
    379  1.44.38.2     yamt #define TLB_CHEETAH_D16			(0 << 16)
    380  1.44.38.2     yamt #define TLB_CHEETAH_D512_0		(2 << 16)
    381  1.44.38.2     yamt #define TLB_CHEETAH_D512_1		(3 << 16)
    382        1.1      eeh 
    383        1.1      eeh /*
    384        1.1      eeh  * Interrupt registers.  This really gets hairy.
    385        1.1      eeh  */
    386        1.1      eeh 
    387        1.1      eeh /* IRSR -- Interrupt Receive Status Ragister */
    388       1.26      eeh #define	ASI_IRSR	0x49
    389       1.26      eeh #define	IRSR		0x00
    390       1.26      eeh #define	IRSR_BUSY	0x020
    391       1.26      eeh #define	IRSR_MID(x)	(x&0x1f)
    392        1.1      eeh 
    393        1.1      eeh /* IRDR -- Interrupt Receive Data Registers */
    394       1.26      eeh #define	ASI_IRDR	0x7f
    395       1.26      eeh #define	IRDR_0H		0x40
    396       1.26      eeh #define	IRDR_0L		0x48	/* unimplemented */
    397       1.26      eeh #define	IRDR_1H		0x50
    398       1.26      eeh #define	IRDR_1L		0x58	/* unimplemented */
    399       1.26      eeh #define	IRDR_2H		0x60
    400       1.26      eeh #define	IRDR_2L		0x68	/* unimplemented */
    401       1.26      eeh #define	IRDR_3H		0x70	/* unimplemented */
    402       1.26      eeh #define	IRDR_3L		0x78	/* unimplemented */
    403        1.1      eeh 
    404        1.1      eeh /* SOFTINT ASRs */
    405       1.26      eeh #define	SET_SOFTINT	%asr20	/* Sets these bits */
    406       1.26      eeh #define	CLEAR_SOFTINT	%asr21	/* Clears these bits */
    407       1.26      eeh #define	SOFTINT		%asr22	/* Reads the register */
    408       1.26      eeh #define	TICK_CMPR	%asr23
    409        1.1      eeh 
    410        1.1      eeh #define	TICK_INT	0x01	/* level-14 clock tick */
    411       1.26      eeh #define	SOFTINT1	(0x1<<1)
    412       1.26      eeh #define	SOFTINT2	(0x1<<2)
    413       1.26      eeh #define	SOFTINT3	(0x1<<3)
    414       1.26      eeh #define	SOFTINT4	(0x1<<4)
    415       1.26      eeh #define	SOFTINT5	(0x1<<5)
    416       1.26      eeh #define	SOFTINT6	(0x1<<6)
    417       1.26      eeh #define	SOFTINT7	(0x1<<7)
    418       1.26      eeh #define	SOFTINT8	(0x1<<8)
    419       1.26      eeh #define	SOFTINT9	(0x1<<9)
    420       1.26      eeh #define	SOFTINT10	(0x1<<10)
    421       1.26      eeh #define	SOFTINT11	(0x1<<11)
    422       1.26      eeh #define	SOFTINT12	(0x1<<12)
    423       1.26      eeh #define	SOFTINT13	(0x1<<13)
    424       1.26      eeh #define	SOFTINT14	(0x1<<14)
    425       1.26      eeh #define	SOFTINT15	(0x1<<15)
    426        1.1      eeh 
    427        1.1      eeh /* Interrupt Dispatch -- usually reserved for cross-calls */
    428       1.26      eeh #define	ASR_IDSR	0x48 /* Interrupt dispatch status reg */
    429       1.26      eeh #define	IDSR		0x00
    430       1.26      eeh #define	IDSR_NACK	0x02
    431       1.26      eeh #define	IDSR_BUSY	0x01
    432       1.26      eeh 
    433       1.26      eeh #define	ASI_INTERRUPT_DISPATCH		0x77	/* [4u] spitfire interrupt dispatch regs */
    434       1.31      chs 
    435       1.31      chs /* Interrupt delivery initiation */
    436       1.31      chs #define	IDCR(x)		((((uint64_t)(x)) << 14) | 0x70)
    437       1.31      chs 
    438       1.31      chs #define	IDDR_0H		0x40	/* Store data to send in these regs */
    439       1.26      eeh #define	IDDR_0L		0x48	/* unimplemented */
    440       1.26      eeh #define	IDDR_1H		0x50
    441       1.26      eeh #define	IDDR_1L		0x58	/* unimplemented */
    442       1.26      eeh #define	IDDR_2H		0x60
    443       1.26      eeh #define	IDDR_2L		0x68	/* unimplemented */
    444       1.26      eeh #define	IDDR_3H		0x70	/* unimplemented */
    445       1.26      eeh #define	IDDR_3L		0x78	/* unimplemented */
    446        1.1      eeh 
    447        1.1      eeh /*
    448        1.1      eeh  * Error registers
    449        1.1      eeh  */
    450        1.1      eeh 
    451        1.1      eeh /* Since we won't try to fix async errs, we don't care about the bits in the regs */
    452       1.26      eeh #define	ASI_AFAR	0x4d	/* Asynchronous fault address register */
    453       1.26      eeh #define	AFAR		0x00
    454       1.26      eeh #define	ASI_AFSR	0x4c	/* Asynchronous fault status register */
    455       1.26      eeh #define	AFSR		0x00
    456       1.26      eeh 
    457       1.26      eeh #define	ASI_P_EER	0x4b	/* Error enable register */
    458       1.26      eeh #define	P_EER		0x00
    459       1.26      eeh #define	P_EER_ISAPEN	0x04	/* Enable fatal on ISAP */
    460       1.26      eeh #define	P_EER_NCEEN	0x02	/* Enable trap on uncorrectable errs */
    461       1.26      eeh #define	P_EER_CEEN	0x01	/* Enable trap on correctable errs */
    462       1.26      eeh 
    463       1.26      eeh #define	ASI_DATAPATH_READ	0x7f /* Read the regs */
    464       1.26      eeh #define	ASI_DATAPATH_WRITE	0x77 /* Write to the regs */
    465       1.26      eeh #define	P_DPER_0	0x00	/* Datapath err reg 0 */
    466       1.26      eeh #define	P_DPER_1	0x18	/* Datapath err reg 1 */
    467       1.26      eeh #define	P_DCR_0		0x20	/* Datapath control reg 0 */
    468       1.26      eeh #define	P_DCR_1		0x38	/* Datapath control reg 0 */
    469        1.1      eeh 
    470        1.2      eeh 
    471        1.2      eeh /* From sparc64/asm.h which I think I'll deprecate since it makes bus.h a pain. */
    472        1.2      eeh 
    473       1.21      eeh #ifndef _LOCORE
    474        1.1      eeh /*
    475        1.2      eeh  * GCC __asm constructs for doing assembly stuff.
    476        1.1      eeh  */
    477        1.2      eeh 
    478        1.2      eeh /*
    479        1.2      eeh  * ``Routines'' to load and store from/to alternate address space.
    480        1.2      eeh  * The location can be a variable, the asi value (address space indicator)
    481        1.2      eeh  * must be a constant.
    482        1.1      eeh  *
    483        1.2      eeh  * N.B.: You can put as many special functions here as you like, since
    484        1.2      eeh  * they cost no kernel space or time if they are not used.
    485        1.1      eeh  *
    486        1.2      eeh  * These were static inline functions, but gcc screws up the constraints
    487        1.2      eeh  * on the address space identifiers (the "n"umeric value part) because
    488        1.2      eeh  * it inlines too late, so we have to use the funny valued-macro syntax.
    489        1.2      eeh  */
    490        1.6      eeh 
    491       1.20      eeh /*
    492       1.20      eeh  * Apparently the definition of bypass ASIs is that they all use the
    493       1.20      eeh  * D$ so we need to flush the D$ to make sure we don't get data pollution.
    494       1.20      eeh  */
    495        1.6      eeh 
    496       1.21      eeh #ifdef __arch64__
    497       1.21      eeh 
    498  1.44.38.2     yamt /* 64-bit kernel, non-constant */
    499  1.44.38.2     yamt #define SPARC64_LD_NONCONST(ld)	\
    500  1.44.38.2     yamt 	__asm volatile(							\
    501  1.44.38.2     yamt 		"wr %2,%%g0,%%asi;	"				\
    502  1.44.38.2     yamt 		#ld " [%1]%%asi,%0	"				\
    503  1.44.38.2     yamt 		: "=r" (_v)						\
    504  1.44.38.2     yamt 		: "r" ((__uintptr_t)(loc)), "r" (asi))
    505  1.44.38.2     yamt 
    506  1.44.38.2     yamt #if defined(__GNUC__) && defined(__OPTIMIZE__)
    507  1.44.38.2     yamt #define SPARC64_LD_DEF(ld, type, vtype)	\
    508  1.44.38.2     yamt static __inline type ld(paddr_t loc, int asi)				\
    509  1.44.38.2     yamt {									\
    510  1.44.38.2     yamt 	vtype _v;							\
    511  1.44.38.2     yamt 	if (__builtin_constant_p(asi))					\
    512  1.44.38.2     yamt 		__asm volatile(						\
    513  1.44.38.2     yamt 			#ld " [%1]%2,%0		"			\
    514  1.44.38.2     yamt 			: "=r" (_v)					\
    515  1.44.38.2     yamt 			: "r" ((__uintptr_t)(loc)), "n" (asi));		\
    516  1.44.38.2     yamt 	else								\
    517  1.44.38.2     yamt 		SPARC64_LD_NONCONST(ld);				\
    518  1.44.38.2     yamt 	return _v;							\
    519  1.44.38.2     yamt }
    520  1.44.38.2     yamt #else
    521  1.44.38.2     yamt #define SPARC64_LD_DEF(ld, type, vtype)	\
    522  1.44.38.2     yamt static __inline type ld(paddr_t loc, int asi)				\
    523  1.44.38.2     yamt {									\
    524  1.44.38.2     yamt 	vtype _v;							\
    525  1.44.38.2     yamt 	SPARC64_LD_NONCONST(ld);					\
    526  1.44.38.2     yamt 	return _v;							\
    527       1.21      eeh }
    528       1.21      eeh #endif
    529  1.44.38.2     yamt #define SPARC64_LD_DEF64(ld, type)	SPARC64_LD_DEF(ld, type, uint64_t)
    530       1.21      eeh 
    531  1.44.38.2     yamt #else	/* __arch64__ */
    532       1.21      eeh 
    533  1.44.38.2     yamt /* 32-bit kernel, MMU bypass, non-constant */
    534  1.44.38.2     yamt #define SPARC64_LD_PHYS_NONCONST(ld)	\
    535  1.44.38.2     yamt 	__asm volatile(							\
    536  1.44.38.3     yamt 		"clruw %2;		"				\
    537  1.44.38.2     yamt 		"rdpr %%pstate,%1;	"				\
    538  1.44.38.2     yamt 		"sllx %3,32,%0;		"				\
    539  1.44.38.2     yamt 		"wrpr %1,8,%%pstate;	"				\
    540  1.44.38.2     yamt 		"or %0,%2,%0;		"				\
    541  1.44.38.2     yamt 		"wr %4,%%g0,%%asi;	"				\
    542  1.44.38.2     yamt 		#ld " [%0]%%asi,%0;	"				\
    543  1.44.38.2     yamt 		"wrpr %1,0,%%pstate	"				\
    544  1.44.38.2     yamt 		: "=&r" (_v),  "=&r" (_pstate)				\
    545  1.44.38.2     yamt 		: "r" ((uint32_t)(loc)), "r" (_hi), "r" (asi))
    546  1.44.38.2     yamt /* 32-bit kernel, non-constant */
    547  1.44.38.2     yamt #define SPARC64_LD_NONCONST(ld)	\
    548  1.44.38.2     yamt 	__asm volatile(							\
    549  1.44.38.2     yamt 		"wr %2,%%g0,%%asi;	"				\
    550  1.44.38.2     yamt 		#ld " [%1]%%asi,%0	"				\
    551  1.44.38.2     yamt 		: "=&r" (_v)						\
    552  1.44.38.2     yamt 		: "r" ((uint32_t)(loc)), "r" (asi))
    553  1.44.38.2     yamt /* 32-bit kernel, MMU bypass, non-constant, 64-bit value */
    554  1.44.38.2     yamt #define SPARC64_LD_PHYS_NONCONST64(ld)	\
    555  1.44.38.2     yamt 	__asm volatile(							\
    556  1.44.38.3     yamt 		"clruw %2;		"				\
    557  1.44.38.2     yamt 		"rdpr %%pstate,%1;	"				\
    558  1.44.38.2     yamt 		"sllx %3,32,%0;		"				\
    559  1.44.38.2     yamt 		"wrpr %1,8,%%pstate;	"				\
    560  1.44.38.2     yamt 		"or %0,%2,%0;		"				\
    561  1.44.38.2     yamt 		"wr %4,%%g0,%%asi;	"				\
    562  1.44.38.2     yamt 		#ld " [%0]%%asi,%0;	"				\
    563  1.44.38.2     yamt 		"wrpr %1,0,%%pstate;	"				\
    564  1.44.38.2     yamt 		"srlx %0,32,%1;		"				\
    565  1.44.38.2     yamt 		"srl %0,0,%0		"				\
    566  1.44.38.2     yamt 		: "=&r" (_vlo), "=&r" (_vhi)				\
    567  1.44.38.2     yamt 		: "r" ((uint32_t)(loc)), "r" (_hi), "r" (asi))
    568  1.44.38.2     yamt /* 32-bit kernel, non-constant, 64-bit value  */
    569  1.44.38.2     yamt #define SPARC64_LD_NONCONST64(ld)	\
    570  1.44.38.2     yamt 	__asm volatile(							\
    571  1.44.38.2     yamt 		"wr %3,%%g0,%%asi;	"				\
    572  1.44.38.2     yamt 		#ld " [%2]%%asi,%0;	"				\
    573  1.44.38.2     yamt 		"srlx %0,32,%1;		"				\
    574  1.44.38.2     yamt 		"srl %0,0,%0		"				\
    575  1.44.38.2     yamt 		: "=&r" (_vlo), "=&r" (_vhi)				\
    576  1.44.38.2     yamt 		: "r" ((uint32_t)(loc)), "r" (asi))
    577  1.44.38.2     yamt 
    578  1.44.38.2     yamt #if defined(__GNUC__) && defined(__OPTIMIZE__)
    579  1.44.38.2     yamt #define SPARC64_LD_DEF(ld, type, vtype)	\
    580  1.44.38.2     yamt static __inline type ld(paddr_t loc, int asi)				\
    581  1.44.38.2     yamt {									\
    582  1.44.38.2     yamt 	vtype _v;							\
    583  1.44.38.2     yamt 	uint32_t _hi, _pstate;						\
    584  1.44.38.2     yamt 	if (PHYS_ASI(asi)) {						\
    585  1.44.38.2     yamt 		_hi = (uint64_t)(loc) >> 32;				\
    586  1.44.38.2     yamt 		if (__builtin_constant_p(asi))				\
    587  1.44.38.2     yamt 			__asm volatile(					\
    588  1.44.38.3     yamt 				"clruw %2;		"		\
    589  1.44.38.2     yamt 				"rdpr %%pstate,%1;	"		\
    590  1.44.38.2     yamt 				"sllx %3,32,%0;		"		\
    591  1.44.38.2     yamt 				"wrpr %1,8,%%pstate;	"		\
    592  1.44.38.2     yamt 				"or %0,%2,%0;		"		\
    593  1.44.38.2     yamt 				#ld " [%0]%4,%0;	"		\
    594  1.44.38.2     yamt 				"wrpr %1,0,%%pstate;	"		\
    595  1.44.38.2     yamt 				: "=&r" (_v),  "=&r" (_pstate)		\
    596  1.44.38.2     yamt 				: "r" ((uint32_t)(loc)), "r" (_hi),	\
    597  1.44.38.2     yamt 				  "n" (asi));				\
    598  1.44.38.2     yamt 		else							\
    599  1.44.38.2     yamt 			SPARC64_LD_PHYS_NONCONST(ld);			\
    600  1.44.38.2     yamt 	} else {							\
    601  1.44.38.2     yamt 		if (__builtin_constant_p(asi))				\
    602  1.44.38.2     yamt 			__asm volatile(					\
    603  1.44.38.2     yamt 				#ld " [%1]%2,%0		"		\
    604  1.44.38.2     yamt 				: "=&r" (_v)				\
    605  1.44.38.2     yamt 				: "r" ((uint32_t)(loc)), "n" (asi));	\
    606  1.44.38.2     yamt 		else							\
    607  1.44.38.2     yamt 			SPARC64_LD_NONCONST(ld);			\
    608  1.44.38.2     yamt 	}								\
    609  1.44.38.2     yamt 	return _v;							\
    610  1.44.38.2     yamt }
    611  1.44.38.2     yamt #define SPARC64_LD_DEF64(ld, type)	\
    612  1.44.38.2     yamt static __inline type ld(paddr_t loc, int asi)				\
    613  1.44.38.2     yamt {									\
    614  1.44.38.2     yamt 	uint32_t _vlo, _vhi, _hi;					\
    615  1.44.38.2     yamt 	if (PHYS_ASI(asi)) {						\
    616  1.44.38.2     yamt 		_hi = (uint64_t)(loc) >> 32;				\
    617  1.44.38.2     yamt 		if (__builtin_constant_p(asi))				\
    618  1.44.38.2     yamt 			__asm volatile(					\
    619  1.44.38.3     yamt 				"clruw %2;		"		\
    620  1.44.38.2     yamt 				"rdpr %%pstate,%1;	"		\
    621  1.44.38.2     yamt 				"sllx %3,32,%0;		"		\
    622  1.44.38.2     yamt 				"wrpr %1,8,%%pstate;	"		\
    623  1.44.38.2     yamt 				"or %0,%2,%0;		"		\
    624  1.44.38.2     yamt 				#ld " [%0]%4,%0;	"		\
    625  1.44.38.2     yamt 				"wrpr %1,0,%%pstate;	"		\
    626  1.44.38.2     yamt 				"srlx %0,32,%1;		"		\
    627  1.44.38.2     yamt 				"srl %0,0,%0		"		\
    628  1.44.38.2     yamt 				: "=&r" (_vlo),  "=&r" (_vhi)		\
    629  1.44.38.2     yamt 				: "r" ((uint32_t)(loc)), "r" (_hi),	\
    630  1.44.38.2     yamt 				  "n" (asi));				\
    631  1.44.38.2     yamt 		else							\
    632  1.44.38.2     yamt 			SPARC64_LD_PHYS_NONCONST64(ld);			\
    633  1.44.38.2     yamt 	} else {							\
    634  1.44.38.2     yamt 		if (__builtin_constant_p(asi))				\
    635  1.44.38.2     yamt 			__asm volatile(					\
    636  1.44.38.2     yamt 				#ld " [%2]%3,%0;	"		\
    637  1.44.38.2     yamt 				"srlx %0,32,%1;		"		\
    638  1.44.38.2     yamt 				"srl %0,0,%0		"		\
    639  1.44.38.2     yamt 				: "=&r" (_vlo),  "=&r" (_vhi)		\
    640  1.44.38.2     yamt 				: "r" ((uint32_t)(loc)), "n" (asi));	\
    641  1.44.38.2     yamt 		else							\
    642  1.44.38.2     yamt 			SPARC64_LD_NONCONST64(ld);			\
    643  1.44.38.2     yamt 	}								\
    644  1.44.38.2     yamt 	return ((uint64_t)_vhi << 32) | _vlo;				\
    645  1.44.38.2     yamt }
    646  1.44.38.2     yamt #else
    647  1.44.38.2     yamt #define SPARC64_LD_DEF(ld, type, vtype)	\
    648  1.44.38.2     yamt static __inline type ld(paddr_t loc, int asi)				\
    649  1.44.38.2     yamt {									\
    650  1.44.38.2     yamt 	vtype _v;							\
    651  1.44.38.2     yamt 	uint32_t _hi, _pstate;						\
    652  1.44.38.2     yamt 	if (PHYS_ASI(asi)) {						\
    653  1.44.38.2     yamt 		_hi = (uint64_t)(loc) >> 32;				\
    654  1.44.38.2     yamt 		SPARC64_LD_PHYS_NONCONST(ld);				\
    655  1.44.38.2     yamt 	} else								\
    656  1.44.38.2     yamt 		SPARC64_LD_NONCONST(ld);				\
    657  1.44.38.2     yamt 	return _v;							\
    658  1.44.38.2     yamt }
    659  1.44.38.2     yamt #define SPARC64_LD_DEF64(ld, type)	\
    660  1.44.38.2     yamt static __inline type ld(paddr_t loc, int asi)				\
    661  1.44.38.2     yamt {									\
    662  1.44.38.2     yamt 	uint32_t _vlo, _vhi, _hi;					\
    663  1.44.38.2     yamt 	if (PHYS_ASI(asi)) {						\
    664  1.44.38.2     yamt 		_hi = (uint64_t)(loc) >> 32;				\
    665  1.44.38.2     yamt 		SPARC64_LD_PHYS_NONCONST64(ld);				\
    666  1.44.38.2     yamt 	} else								\
    667  1.44.38.2     yamt 		SPARC64_LD_NONCONST64(ld);				\
    668  1.44.38.2     yamt 	return ((uint64_t)_vhi << 32) | _vlo;				\
    669       1.21      eeh }
    670       1.21      eeh #endif
    671       1.21      eeh 
    672  1.44.38.2     yamt #endif	/* __arch64__ */
    673       1.21      eeh 
    674  1.44.38.2     yamt /* load byte from alternate address space */
    675  1.44.38.2     yamt SPARC64_LD_DEF(lduba, uint8_t, uint32_t)
    676  1.44.38.2     yamt /* load half-word from alternate address space */
    677  1.44.38.2     yamt SPARC64_LD_DEF(lduha, uint16_t, uint32_t)
    678       1.21      eeh /* load unsigned int from alternate address space */
    679  1.44.38.2     yamt SPARC64_LD_DEF(lda, uint32_t, uint32_t)
    680       1.21      eeh /* load signed int from alternate address space */
    681  1.44.38.2     yamt SPARC64_LD_DEF(ldswa, int, int)
    682  1.44.38.2     yamt /* load 64-bit unsigned int from alternate address space */
    683  1.44.38.2     yamt SPARC64_LD_DEF64(ldxa, uint64_t)
    684       1.21      eeh 
    685       1.21      eeh 
    686       1.21      eeh #ifdef __arch64__
    687       1.21      eeh 
    688  1.44.38.2     yamt /* 64-bit kernel, non-constant */
    689  1.44.38.2     yamt #define SPARC64_ST_NONCONST(st)	\
    690  1.44.38.2     yamt 	__asm volatile(							\
    691  1.44.38.2     yamt 		"wr %2,%%g0,%%asi;	"				\
    692  1.44.38.2     yamt 		#st " %0,[%1]%%asi	"				\
    693  1.44.38.2     yamt 		: : "r" (value), "r" ((__uintptr_t)(loc)),		\
    694  1.44.38.2     yamt 		    "r" (asi))
    695  1.44.38.2     yamt 
    696  1.44.38.2     yamt #if defined(__GNUC__) && defined(__OPTIMIZE__)
    697  1.44.38.2     yamt #define SPARC64_ST_DEF(st, type)	\
    698  1.44.38.2     yamt static __inline void st(paddr_t loc, int asi, type value)		\
    699  1.44.38.2     yamt {									\
    700  1.44.38.2     yamt 	if (__builtin_constant_p(asi))					\
    701  1.44.38.2     yamt 		__asm volatile(						\
    702  1.44.38.2     yamt 			#st " %0,[%1]%2		"			\
    703  1.44.38.2     yamt 			: : "r" (value), "r" ((__uintptr_t)(loc)),	\
    704  1.44.38.2     yamt 			    "n" (asi));					\
    705  1.44.38.2     yamt 	else								\
    706  1.44.38.2     yamt 		SPARC64_ST_NONCONST(st);				\
    707  1.44.38.2     yamt }
    708  1.44.38.2     yamt #else
    709  1.44.38.2     yamt #define SPARC64_ST_DEF(st, type)	\
    710  1.44.38.2     yamt static __inline void st(paddr_t loc, int asi, type value)		\
    711  1.44.38.2     yamt {									\
    712  1.44.38.2     yamt 	SPARC64_ST_NONCONST(st);					\
    713       1.21      eeh }
    714       1.21      eeh #endif
    715  1.44.38.2     yamt #define SPARC64_ST_DEF64(st, type)	SPARC64_ST_DEF(st, type)
    716       1.21      eeh 
    717  1.44.38.2     yamt #else	/* __arch64__ */
    718       1.21      eeh 
    719  1.44.38.2     yamt /* 32-bit kernel, MMU bypass, non-constant */
    720  1.44.38.2     yamt #define SPARC64_ST_PHYS_NONCONST(st)	\
    721  1.44.38.2     yamt 	__asm volatile(							\
    722  1.44.38.3     yamt 		"clruw %3;		"				\
    723  1.44.38.2     yamt 		"rdpr %%pstate,%1;	"				\
    724  1.44.38.2     yamt 		"sllx %4,32,%0;		"				\
    725  1.44.38.2     yamt 		"wrpr %1,8,%%pstate;	"				\
    726  1.44.38.2     yamt 		"or %0,%3,%0;		"				\
    727  1.44.38.2     yamt 		"wr %5,%%g0,%%asi;	"				\
    728  1.44.38.2     yamt 		#st " %2,[%0]%%asi;	"				\
    729  1.44.38.2     yamt 		"wrpr %1,0,%%pstate	"				\
    730  1.44.38.2     yamt 		: "=&r" (_hi), "=&r" (_pstate)				\
    731  1.44.38.2     yamt 		: "r" (value), "r" ((uint32_t)(loc)),			\
    732  1.44.38.2     yamt 		  "r" (_hi), "r" (asi))
    733  1.44.38.2     yamt /* 32-bit kernel, non-constant */
    734  1.44.38.2     yamt #define SPARC64_ST_NONCONST(st)	\
    735  1.44.38.2     yamt 	__asm volatile(							\
    736  1.44.38.2     yamt 		"wr %2,%%g0,%%asi;	"				\
    737  1.44.38.2     yamt 		#st " %0,[%1]%%asi	"				\
    738  1.44.38.2     yamt 		: : "r" (value), "r" ((uint32_t)(loc)), "r" (asi))
    739  1.44.38.2     yamt /* 32-bit kernel, MMU bypass, non-constant, 64-bit value */
    740  1.44.38.2     yamt #define SPARC64_ST_PHYS_NONCONST64(st)	\
    741  1.44.38.2     yamt 	__asm volatile(							\
    742  1.44.38.3     yamt 		"clruw %3;		"				\
    743  1.44.38.3     yamt 		"clruw %5;		"				\
    744  1.44.38.2     yamt 		"sllx %4,32,%1;		"				\
    745  1.44.38.2     yamt 		"sllx %6,32,%0; 	"				\
    746  1.44.38.2     yamt 		"rdpr %%pstate,%2;	"				\
    747  1.44.38.2     yamt 		"or %1,%3,%1;		"				\
    748  1.44.38.2     yamt 		"wrpr %2,8,%%pstate;	"				\
    749  1.44.38.2     yamt 		"or %0,%5,%0;		"				\
    750  1.44.38.2     yamt 		"wr %7,%%g0,%%asi;	"				\
    751  1.44.38.2     yamt 		#st " %1,[%0]%%asi;	"				\
    752  1.44.38.2     yamt 		"wrpr %2,0,%%pstate	"				\
    753  1.44.38.2     yamt 		: "=&r" (_hi), "=&r" (_vhi), "=&r" (_vlo)		\
    754  1.44.38.2     yamt 		: "r" (_vlo), "r" (_vhi),				\
    755  1.44.38.2     yamt 		  "r" ((uint32_t)(loc)), "r" (_hi), "r" (asi))
    756  1.44.38.2     yamt /* 32-bit kernel, non-constant, 64-bit value */
    757  1.44.38.2     yamt #define SPARC64_ST_NONCONST64(st)	\
    758  1.44.38.2     yamt 	__asm volatile(							\
    759  1.44.38.3     yamt 		"clruw %1;		"				\
    760  1.44.38.2     yamt 		"sllx %2,32,%0;		"				\
    761  1.44.38.2     yamt 		"or %0,%1,%0;		"				\
    762  1.44.38.2     yamt 		"wr %4,%%g0,%%asi;	"				\
    763  1.44.38.2     yamt 		#st " %0,[%3]%%asi	"				\
    764  1.44.38.2     yamt 		: "=&r" (_vhi)						\
    765  1.44.38.2     yamt 		: "r" (_vlo), "r" (_vhi),				\
    766  1.44.38.2     yamt 		  "r" ((uint32_t)(loc)), "r" (asi))
    767  1.44.38.2     yamt 
    768  1.44.38.2     yamt #if defined(__GNUC__) && defined(__OPTIMIZE__)
    769  1.44.38.2     yamt #define SPARC64_ST_DEF(st, type)	\
    770  1.44.38.2     yamt static __inline void st(paddr_t loc, int asi, type value)		\
    771  1.44.38.2     yamt {									\
    772  1.44.38.2     yamt 	uint32_t _hi, _pstate;						\
    773  1.44.38.2     yamt 	if (PHYS_ASI(asi)) {						\
    774  1.44.38.2     yamt 		_hi = (uint64_t)(loc) >> 32;				\
    775  1.44.38.2     yamt 		if (__builtin_constant_p(asi))				\
    776  1.44.38.2     yamt 			__asm volatile(					\
    777  1.44.38.3     yamt 				"clruw %3;		"		\
    778  1.44.38.2     yamt 				"sllx %4,32,%0;		"		\
    779  1.44.38.2     yamt 				"rdpr %%pstate,%1;	"		\
    780  1.44.38.2     yamt 				"or %0,%3,%0;		"		\
    781  1.44.38.2     yamt 				"wrpr %1,8,%%pstate;	"		\
    782  1.44.38.2     yamt 				#st " %2,[%0]%5;	"		\
    783  1.44.38.2     yamt 				"wrpr %1,0,%%pstate	"		\
    784  1.44.38.2     yamt 				: "=&r" (_hi), "=&r" (_pstate)		\
    785  1.44.38.2     yamt 				: "r" (value), "r" ((uint32_t)(loc)),	\
    786  1.44.38.2     yamt 				  "r" (_hi), "n" (asi));		\
    787  1.44.38.2     yamt 		else							\
    788  1.44.38.2     yamt 			SPARC64_ST_PHYS_NONCONST(st);			\
    789  1.44.38.2     yamt 	} else {							\
    790  1.44.38.2     yamt 		if (__builtin_constant_p(asi))				\
    791  1.44.38.2     yamt 			__asm volatile(					\
    792  1.44.38.2     yamt 				#st " %0,[%1]%2		"		\
    793  1.44.38.2     yamt 				: : "r" (value), "r" ((uint32_t)(loc)),	\
    794  1.44.38.2     yamt 				  "n" (asi));				\
    795  1.44.38.2     yamt 		else							\
    796  1.44.38.2     yamt 			SPARC64_ST_NONCONST(st);			\
    797  1.44.38.2     yamt 	}								\
    798  1.44.38.2     yamt }
    799  1.44.38.2     yamt #define SPARC64_ST_DEF64(st, type)	\
    800  1.44.38.2     yamt static __inline void st(paddr_t loc, int asi, type value)		\
    801  1.44.38.2     yamt {									\
    802  1.44.38.2     yamt 	uint32_t _vlo, _vhi, _hi;					\
    803  1.44.38.2     yamt 	_vlo = value;							\
    804  1.44.38.2     yamt 	_vhi = (uint64_t)(value) >> 32;					\
    805  1.44.38.2     yamt 	if (PHYS_ASI(asi)) {						\
    806  1.44.38.2     yamt 		_hi = (uint64_t)(loc) >> 32;				\
    807  1.44.38.2     yamt 		if (__builtin_constant_p(asi))				\
    808  1.44.38.2     yamt 			__asm volatile(					\
    809  1.44.38.3     yamt 				"clruw %3;		"		\
    810  1.44.38.3     yamt 				"clruw %5;		"		\
    811  1.44.38.2     yamt 				"sllx %4,32,%1;		"		\
    812  1.44.38.2     yamt 				"sllx %6,32,%0; 	"		\
    813  1.44.38.2     yamt 				"rdpr %%pstate,%2;	"		\
    814  1.44.38.2     yamt 				"or %1,%3,%1;		"		\
    815  1.44.38.2     yamt 				"or %0,%5,%0;		"		\
    816  1.44.38.2     yamt 				"wrpr %2,8,%%pstate;	"		\
    817  1.44.38.2     yamt 				#st " %1,[%0]%7;	"		\
    818  1.44.38.2     yamt 				"wrpr %2,0,%%pstate	"		\
    819  1.44.38.2     yamt 				: "=&r" (_hi), "=&r" (_vhi), "=&r" (_vlo) \
    820  1.44.38.2     yamt 				: "r" (_vlo), "r" (_vhi),		\
    821  1.44.38.2     yamt 				  "r" ((uint32_t)(loc)), "r" (_hi),	\
    822  1.44.38.2     yamt 				  "n" (asi));				\
    823  1.44.38.2     yamt 		else							\
    824  1.44.38.2     yamt 			SPARC64_ST_PHYS_NONCONST64(st);			\
    825  1.44.38.2     yamt 	} else {							\
    826  1.44.38.2     yamt 		if (__builtin_constant_p(asi))				\
    827  1.44.38.2     yamt 			__asm volatile(					\
    828  1.44.38.3     yamt 				"clruw %1;		"		\
    829  1.44.38.2     yamt 				"sllx %2,32,%0;		"		\
    830  1.44.38.2     yamt 				"or %0,%1,%0;		"		\
    831  1.44.38.2     yamt 				#st " %0,[%3]%4		"		\
    832  1.44.38.2     yamt 				: "=&r" (_vhi)				\
    833  1.44.38.2     yamt 				: "r" (_vlo), "r" (_vhi),		\
    834  1.44.38.2     yamt 				  "r" ((uint32_t)(loc)), "n" (asi));	\
    835  1.44.38.2     yamt 		else							\
    836  1.44.38.2     yamt 			SPARC64_ST_NONCONST64(st);			\
    837  1.44.38.2     yamt 	}								\
    838  1.44.38.2     yamt }
    839  1.44.38.2     yamt #else
    840  1.44.38.2     yamt #define SPARC64_ST_DEF(st, type)	\
    841  1.44.38.2     yamt static __inline void st(paddr_t loc, int asi, type value)		\
    842  1.44.38.2     yamt {									\
    843  1.44.38.2     yamt 	uint32_t _hi, _pstate;						\
    844  1.44.38.2     yamt 	if (PHYS_ASI(asi)) {						\
    845  1.44.38.2     yamt 		_hi = (uint64_t)(loc) >> 32;				\
    846  1.44.38.2     yamt 		SPARC64_ST_PHYS_NONCONST(st);				\
    847  1.44.38.2     yamt 	} else								\
    848  1.44.38.2     yamt 		SPARC64_ST_NONCONST(st);				\
    849  1.44.38.2     yamt }
    850  1.44.38.2     yamt #define SPARC64_ST_DEF64(st, type)	\
    851  1.44.38.2     yamt static __inline void st(paddr_t loc, int asi, type value)		\
    852  1.44.38.2     yamt {									\
    853  1.44.38.2     yamt 	uint32_t _vlo, _vhi, _hi;					\
    854  1.44.38.2     yamt 	_vlo = value;							\
    855  1.44.38.2     yamt 	_vhi = (uint64_t)(value) >> 32;					\
    856  1.44.38.2     yamt 	if (PHYS_ASI(asi)) {						\
    857  1.44.38.2     yamt 		_hi = (uint64_t)(loc) >> 32;				\
    858  1.44.38.2     yamt 		SPARC64_ST_PHYS_NONCONST64(st);				\
    859  1.44.38.2     yamt 	} else								\
    860  1.44.38.2     yamt 		SPARC64_ST_NONCONST64(st);				\
    861       1.21      eeh }
    862       1.21      eeh #endif
    863       1.21      eeh 
    864  1.44.38.2     yamt #endif	/* __arch64__ */
    865       1.21      eeh 
    866  1.44.38.2     yamt /* store byte to alternate address space */
    867  1.44.38.2     yamt SPARC64_ST_DEF(stba, uint8_t)
    868  1.44.38.2     yamt /* store half-word to alternate address space */
    869  1.44.38.2     yamt SPARC64_ST_DEF(stha, uint16_t)
    870  1.44.38.2     yamt /* store unsigned int to alternate address space */
    871  1.44.38.2     yamt SPARC64_ST_DEF(sta, uint32_t)
    872  1.44.38.2     yamt /* store 64-bit unsigned int to alternate address space */
    873  1.44.38.2     yamt SPARC64_ST_DEF64(stxa, uint64_t)
    874       1.21      eeh 
    875       1.21      eeh 
    876       1.43   martin /* set dmmu secondary context */
    877       1.43   martin static __inline void
    878       1.43   martin dmmu_set_secondary_context(uint ctx)
    879       1.43   martin {
    880       1.43   martin 	__asm volatile(
    881       1.44  hannken 		"stxa %0,[%1]%2;	"
    882       1.43   martin 		"membar #Sync		"
    883  1.44.38.2     yamt 		: : "r" (ctx), "r" (CTX_SECONDARY), "n" (ASI_DMMU)
    884       1.33   petrov 		: "memory");
    885       1.23      eeh }
    886       1.23      eeh 
    887        1.2      eeh /* flush address from data cache */
    888  1.44.38.2     yamt #define	flush(loc) __asm volatile("flush %0" : : "r" ((__uintptr_t)(loc)))
    889        1.6      eeh 
    890        1.6      eeh /*
    891        1.6      eeh  * SPARC V9 memory barrier instructions.
    892        1.6      eeh  */
    893        1.6      eeh /* Make all stores complete before next store */
    894       1.38    perry #define	membar_storestore() __asm volatile("membar #StoreStore" : :)
    895        1.6      eeh /* Make all loads complete before next store */
    896       1.38    perry #define	membar_loadstore() __asm volatile("membar #LoadStore" : :)
    897        1.6      eeh /* Make all stores complete before next load */
    898       1.38    perry #define	membar_storeload() __asm volatile("membar #StoreLoad" : :)
    899        1.6      eeh /* Make all loads complete before next load */
    900       1.38    perry #define	membar_loadload() __asm volatile("membar #LoadLoad" : :)
    901        1.6      eeh /* Complete all outstanding memory operations and exceptions */
    902       1.38    perry #define	membar_sync() __asm volatile("membar #Sync" : :)
    903        1.6      eeh /* Complete all outstanding memory operations */
    904       1.38    perry #define	membar_memissue() __asm volatile("membar #MemIssue" : :)
    905        1.6      eeh /* Complete all outstanding stores before any new loads */
    906       1.38    perry #define	membar_lookaside() __asm volatile("membar #Lookaside" : :)
    907        1.2      eeh 
    908       1.38    perry #define membar_load() __asm volatile("membar #LoadLoad | #LoadStore" : :)
    909       1.38    perry #define membar_store() __asm volatile("membar #LoadStore | #StoreStore" : :)
    910       1.36   petrov 
    911        1.9      eeh #endif
    912       1.33   petrov 
    913       1.33   petrov #endif /* _SPARC_CTLREG_H_ */
    914