hypervisor.h revision 1.1 1 1.1 palle /* $OpenBSD: hypervisor.h,v 1.14 2011/06/26 17:23:46 kettenis Exp $ */
2 1.1 palle
3 1.1 palle /*
4 1.1 palle * Copyright (c) 2008 Mark Kettenis
5 1.1 palle *
6 1.1 palle * Permission to use, copy, modify, and distribute this software for any
7 1.1 palle * purpose with or without fee is hereby granted, provided that the above
8 1.1 palle * copyright notice and this permission notice appear in all copies.
9 1.1 palle *
10 1.1 palle * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11 1.1 palle * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12 1.1 palle * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13 1.1 palle * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14 1.1 palle * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15 1.1 palle * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16 1.1 palle * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 1.1 palle */
18 1.1 palle
19 1.1 palle /*
20 1.1 palle * UltraSPARC Hypervisor API.
21 1.1 palle */
22 1.1 palle
23 1.1 palle /*
24 1.1 palle * API versioning
25 1.1 palle */
26 1.1 palle
27 1.1 palle int64_t hv_api_get_version(uint64_t api_group,
28 1.1 palle uint64_t *major_number, uint64_t *minor_number);
29 1.1 palle
30 1.1 palle /*
31 1.1 palle * Domain services
32 1.1 palle */
33 1.1 palle
34 1.1 palle int64_t hv_mach_desc(paddr_t buffer, psize_t *length);
35 1.1 palle
36 1.1 palle /*
37 1.1 palle * CPU services
38 1.1 palle */
39 1.1 palle
40 1.1 palle void hv_cpu_yield(void);
41 1.1 palle int64_t hv_cpu_qconf(uint64_t queue, uint64_t base, uint64_t nentries);
42 1.1 palle
43 1.1 palle #define CPU_MONDO_QUEUE 0x3c
44 1.1 palle #define DEVICE_MONDO_QUEUE 0x3d
45 1.1 palle
46 1.1 palle int64_t hv_cpu_mondo_send(uint64_t ncpus, paddr_t cpulist, paddr_t data);
47 1.1 palle int64_t hv_cpu_myid(uint64_t *cpuid);
48 1.1 palle
49 1.1 palle /*
50 1.1 palle * MMU services
51 1.1 palle */
52 1.1 palle
53 1.1 palle int64_t hv_mmu_demap_page(vaddr_t vaddr, uint64_t context, uint64_t flags);
54 1.1 palle int64_t hv_mmu_demap_ctx(uint64_t context, uint64_t flags);
55 1.1 palle int64_t hv_mmu_demap_all(uint64_t flags);
56 1.1 palle int64_t hv_mmu_map_perm_addr(vaddr_t vaddr, uint64_t tte, uint64_t flags);
57 1.1 palle int64_t hv_mmu_unmap_perm_addr(vaddr_t vaddr, uint64_t flags);
58 1.1 palle int64_t hv_mmu_map_addr(vaddr_t vaddr, uint64_t context, uint64_t tte,
59 1.1 palle uint64_t flags);
60 1.1 palle int64_t hv_mmu_unmap_addr(vaddr_t vaddr, uint64_t context, uint64_t flags);
61 1.1 palle
62 1.1 palle #define MAP_DTLB 0x1
63 1.1 palle #define MAP_ITLB 0x2
64 1.1 palle
65 1.1 palle struct tsb_desc {
66 1.1 palle uint16_t td_idxpgsz;
67 1.1 palle uint16_t td_assoc;
68 1.1 palle uint32_t td_size;
69 1.1 palle uint32_t td_ctxidx;
70 1.1 palle uint32_t td_pgsz;
71 1.1 palle paddr_t td_pa;
72 1.1 palle uint64_t td_reserved;
73 1.1 palle };
74 1.1 palle
75 1.1 palle int64_t hv_mmu_tsb_ctx0(uint64_t ntsb, paddr_t tsbptr);
76 1.1 palle int64_t hv_mmu_tsb_ctxnon0(uint64_t ntsb, paddr_t tsbptr);
77 1.1 palle
78 1.1 palle /*
79 1.1 palle * Cache and memory services
80 1.1 palle */
81 1.1 palle
82 1.1 palle int64_t hv_mem_scrub(paddr_t raddr, psize_t length);
83 1.1 palle int64_t hv_mem_sync(paddr_t raddr, psize_t length);
84 1.1 palle
85 1.1 palle /*
86 1.1 palle * Device interrupt services
87 1.1 palle */
88 1.1 palle
89 1.1 palle int64_t hv_intr_devino_to_sysino(uint64_t devhandle, uint64_t devino,
90 1.1 palle uint64_t *sysino);
91 1.1 palle int64_t hv_intr_getenabled(uint64_t sysino, uint64_t *intr_enabled);
92 1.1 palle int64_t hv_intr_setenabled(uint64_t sysino, uint64_t intr_enabled);
93 1.1 palle int64_t hv_intr_getstate(uint64_t sysino, uint64_t *intr_state);
94 1.1 palle int64_t hv_intr_setstate(uint64_t sysino, uint64_t intr_state);
95 1.1 palle int64_t hv_intr_gettarget(uint64_t sysino, uint64_t *cpuid);
96 1.1 palle int64_t hv_intr_settarget(uint64_t sysino, uint64_t cpuid);
97 1.1 palle
98 1.1 palle #define INTR_DISABLED 0
99 1.1 palle #define INTR_ENABLED 1
100 1.1 palle
101 1.1 palle #define INTR_IDLE 0
102 1.1 palle #define INTR_RECEIVED 1
103 1.1 palle #define INTR_DELIVERED 2
104 1.1 palle
105 1.1 palle int64_t hv_vintr_getcookie(uint64_t devhandle, uint64_t devino,
106 1.1 palle uint64_t *cookie_value);
107 1.1 palle int64_t hv_vintr_setcookie(uint64_t devhandle, uint64_t devino,
108 1.1 palle uint64_t cookie_value);
109 1.1 palle int64_t hv_vintr_getenabled(uint64_t devhandle, uint64_t devino,
110 1.1 palle uint64_t *intr_enabled);
111 1.1 palle int64_t hv_vintr_setenabled(uint64_t devhandle, uint64_t devino,
112 1.1 palle uint64_t intr_enabled);
113 1.1 palle int64_t hv_vintr_getstate(uint64_t devhandle, uint64_t devino,
114 1.1 palle uint64_t *intr_state);
115 1.1 palle int64_t hv_vintr_setstate(uint64_t devhandle, uint64_t devino,
116 1.1 palle uint64_t intr_state);
117 1.1 palle int64_t hv_vintr_gettarget(uint64_t devhandle, uint64_t devino,
118 1.1 palle uint64_t *cpuid);
119 1.1 palle int64_t hv_vintr_settarget(uint64_t devhandle, uint64_t devino,
120 1.1 palle uint64_t cpuid);
121 1.1 palle
122 1.1 palle /*
123 1.1 palle * Time of day services
124 1.1 palle */
125 1.1 palle
126 1.1 palle int64_t hv_tod_get(uint64_t *tod);
127 1.1 palle int64_t hv_tod_set(uint64_t tod);
128 1.1 palle
129 1.1 palle /*
130 1.1 palle * Console services
131 1.1 palle */
132 1.1 palle
133 1.1 palle int64_t hv_cons_getchar(int64_t *ch);
134 1.1 palle int64_t hv_cons_putchar(int64_t ch);
135 1.1 palle int64_t hv_api_putchar(int64_t ch);
136 1.1 palle
137 1.1 palle #define CONS_BREAK -1
138 1.1 palle #define CONS_HUP -2
139 1.1 palle
140 1.1 palle /*
141 1.1 palle * Domain state services
142 1.1 palle */
143 1.1 palle
144 1.1 palle int64_t hv_soft_state_set(uint64_t software_state,
145 1.1 palle paddr_t software_description_ptr);
146 1.1 palle
147 1.1 palle #define SIS_NORMAL 0x1
148 1.1 palle #define SIS_TRANSITION 0x2
149 1.1 palle
150 1.1 palle /*
151 1.1 palle * PCI I/O services
152 1.1 palle */
153 1.1 palle
154 1.1 palle int64_t hv_pci_iommu_map(uint64_t devhandle, uint64_t tsbid,
155 1.1 palle uint64_t nttes, uint64_t io_attributes, paddr_t io_page_list_p,
156 1.1 palle uint64_t *nttes_mapped);
157 1.1 palle int64_t hv_pci_iommu_demap(uint64_t devhandle, uint64_t tsbid,
158 1.1 palle uint64_t nttes, uint64_t *nttes_demapped);
159 1.1 palle int64_t hv_pci_iommu_getmap(uint64_t devhandle, uint64_t tsbid,
160 1.1 palle uint64_t *io_attributes, paddr_t *r_addr);
161 1.1 palle int64_t hv_pci_iommu_getbypass(uint64_t devhandle, paddr_t r_addr,
162 1.1 palle uint64_t io_attributes, uint64_t *io_addr);
163 1.1 palle
164 1.1 palle int64_t hv_pci_config_get(uint64_t devhandle, uint64_t pci_device,
165 1.1 palle uint64_t pci_config_offset, uint64_t size,
166 1.1 palle uint64_t *error_flag, uint64_t *data);
167 1.1 palle int64_t hv_pci_config_put(uint64_t devhandle, uint64_t pci_device,
168 1.1 palle uint64_t pci_config_offset, uint64_t size, uint64_t data,
169 1.1 palle uint64_t *error_flag);
170 1.1 palle
171 1.1 palle #define PCI_MAP_ATTR_READ 0x01 /* From memory */
172 1.1 palle #define PCI_MAP_ATTR_WRITE 0x02 /* To memory */
173 1.1 palle
174 1.1 palle /*
175 1.1 palle * PCI MSI services
176 1.1 palle */
177 1.1 palle
178 1.1 palle int64_t hv_pci_msiq_conf(uint64_t devhandle, uint64_t msiqid,
179 1.1 palle uint64_t r_addr, uint64_t nentries);
180 1.1 palle int64_t hv_pci_msiq_info(uint64_t devhandle, uint64_t msiqid,
181 1.1 palle uint64_t *r_addr, uint64_t *nentries);
182 1.1 palle
183 1.1 palle int64_t hv_pci_msiq_getvalid(uint64_t devhandle, uint64_t msiqid,
184 1.1 palle uint64_t *msiqvalid);
185 1.1 palle int64_t hv_pci_msiq_setvalid(uint64_t devhandle, uint64_t msiqid,
186 1.1 palle uint64_t msiqvalid);
187 1.1 palle
188 1.1 palle #define PCI_MSIQ_INVALID 0
189 1.1 palle #define PCI_MSIQ_VALID 1
190 1.1 palle
191 1.1 palle int64_t hv_pci_msiq_getstate(uint64_t devhandle, uint64_t msiqid,
192 1.1 palle uint64_t *msiqstate);
193 1.1 palle int64_t hv_pci_msiq_setstate(uint64_t devhandle, uint64_t msiqid,
194 1.1 palle uint64_t msiqstate);
195 1.1 palle
196 1.1 palle #define PCI_MSIQSTATE_IDLE 0
197 1.1 palle #define PCI_MSIQSTATE_ERROR 1
198 1.1 palle
199 1.1 palle int64_t hv_pci_msiq_gethead(uint64_t devhandle, uint64_t msiqid,
200 1.1 palle uint64_t *msiqhead);
201 1.1 palle int64_t hv_pci_msiq_sethead(uint64_t devhandle, uint64_t msiqid,
202 1.1 palle uint64_t msiqhead);
203 1.1 palle int64_t hv_pci_msiq_gettail(uint64_t devhandle, uint64_t msiqid,
204 1.1 palle uint64_t *msiqtail);
205 1.1 palle
206 1.1 palle int64_t hv_pci_msi_getvalid(uint64_t devhandle, uint64_t msinum,
207 1.1 palle uint64_t *msivalidstate);
208 1.1 palle int64_t hv_pci_msi_setvalid(uint64_t devhandle, uint64_t msinum,
209 1.1 palle uint64_t msivalidstate);
210 1.1 palle
211 1.1 palle #define PCI_MSI_INVALID 0
212 1.1 palle #define PCI_MSI_VALID 1
213 1.1 palle
214 1.1 palle int64_t hv_pci_msi_getmsiq(uint64_t devhandle, uint64_t msinum,
215 1.1 palle uint64_t *msiqid);
216 1.1 palle int64_t hv_pci_msi_setmsiq(uint64_t devhandle, uint64_t msinum,
217 1.1 palle uint64_t msitype, uint64_t msiqid);
218 1.1 palle
219 1.1 palle int64_t hv_pci_msi_getstate(uint64_t devhandle, uint64_t msinum,
220 1.1 palle uint64_t *msistate);
221 1.1 palle int64_t hv_pci_msi_setstate(uint64_t devhandle, uint64_t msinum,
222 1.1 palle uint64_t msistate);
223 1.1 palle
224 1.1 palle #define PCI_MSISTATE_IDLE 0
225 1.1 palle #define PCI_MSISTATE_DELIVERED 1
226 1.1 palle
227 1.1 palle int64_t hv_pci_msg_getmsiq(uint64_t devhandle, uint64_t msg,
228 1.1 palle uint64_t *msiqid);
229 1.1 palle int64_t hv_pci_msg_setmsiq(uint64_t devhandle, uint64_t msg,
230 1.1 palle uint64_t msiqid);
231 1.1 palle
232 1.1 palle int64_t hv_pci_msg_getvalid(uint64_t devhandle, uint64_t msg,
233 1.1 palle uint64_t *msgvalidstate);
234 1.1 palle int64_t hv_pci_msg_setvalid(uint64_t devhandle, uint64_t msg,
235 1.1 palle uint64_t msgvalidstate);
236 1.1 palle
237 1.1 palle #define PCIE_MSG_INVALID 0
238 1.1 palle #define PCIE_MSG_VALID 1
239 1.1 palle
240 1.1 palle #define PCIE_PME_MSG 0x18
241 1.1 palle #define PCIE_PME_ACK_MSG 0x1b
242 1.1 palle #define PCIE_CORR_MSG 0x30
243 1.1 palle #define PCIE_NONFATAL_MSG 0x31
244 1.1 palle #define PCIE_FATAL_MSG 0x32
245 1.1 palle
246 1.1 palle /*
247 1.1 palle * Logical Domain Channel services
248 1.1 palle */
249 1.1 palle
250 1.1 palle int64_t hv_ldc_tx_qconf(uint64_t ldc_id, paddr_t base_raddr,
251 1.1 palle uint64_t nentries);
252 1.1 palle int64_t hv_ldc_tx_qinfo(uint64_t ldc_id, paddr_t *base_raddr,
253 1.1 palle uint64_t *nentries);
254 1.1 palle int64_t hv_ldc_tx_get_state(uint64_t ldc_id, uint64_t *head_offset,
255 1.1 palle uint64_t *tail_offset, uint64_t *channel_state);
256 1.1 palle int64_t hv_ldc_tx_set_qtail(uint64_t ldc_id, uint64_t tail_offset);
257 1.1 palle int64_t hv_ldc_rx_qconf(uint64_t ldc_id, paddr_t base_raddr,
258 1.1 palle uint64_t nentries);
259 1.1 palle int64_t hv_ldc_rx_qinfo(uint64_t ldc_id, paddr_t *base_raddr,
260 1.1 palle uint64_t *nentries);
261 1.1 palle int64_t hv_ldc_rx_get_state(uint64_t ldc_id, uint64_t *head_offset,
262 1.1 palle uint64_t *tail_offset, uint64_t *channel_state);
263 1.1 palle int64_t hv_ldc_rx_set_qhead(uint64_t ldc_id, uint64_t head_offset);
264 1.1 palle
265 1.1 palle #define LDC_CHANNEL_DOWN 0
266 1.1 palle #define LDC_CHANNEL_UP 1
267 1.1 palle #define LDC_CHANNEL_RESET 2
268 1.1 palle
269 1.1 palle int64_t hv_ldc_set_map_table(uint64_t ldc_id, paddr_t base_raddr,
270 1.1 palle uint64_t nentries);
271 1.1 palle int64_t hv_ldc_get_map_table(uint64_t ldc_id, paddr_t *base_raddr,
272 1.1 palle uint64_t *nentries);
273 1.1 palle int64_t hv_ldc_copy(uint64_t ldc_id, uint64_t flags, uint64_t cookie,
274 1.1 palle paddr_t raddr, psize_t length, psize_t *ret_length);
275 1.1 palle
276 1.1 palle #define LDC_COPY_IN 0
277 1.1 palle #define LDC_COPY_OUT 1
278 1.1 palle
279 1.1 palle int64_t hv_ldc_mapin(uint64_t ldc_id, uint64_t cookie, paddr_t *raddr,
280 1.1 palle uint64_t *perms);
281 1.1 palle int64_t hv_ldc_unmap(paddr_t raddr, uint64_t *perms);
282 1.1 palle
283 1.1 palle /*
284 1.1 palle * Cryptographic services
285 1.1 palle */
286 1.1 palle
287 1.1 palle int64_t hv_rng_get_diag_control(void);
288 1.1 palle int64_t hv_rng_ctl_read(paddr_t raddr, uint64_t *state, uint64_t *delta);
289 1.1 palle int64_t hv_rng_ctl_write(paddr_t raddr, uint64_t state, uint64_t timeout,
290 1.1 palle uint64_t *delta);
291 1.1 palle
292 1.1 palle #define RNG_STATE_UNCONFIGURED 0
293 1.1 palle #define RNG_STATE_CONFIGURED 1
294 1.1 palle #define RNG_STATE_HEALTHCHECK 2
295 1.1 palle #define RNG_STATE_ERROR 3
296 1.1 palle
297 1.1 palle int64_t hv_rng_data_read_diag(paddr_t raddr, uint64_t size, uint64_t *delta);
298 1.1 palle int64_t hv_rng_data_read(paddr_t raddr, uint64_t *delta);
299 1.1 palle
300 1.1 palle /*
301 1.1 palle * Error codes
302 1.1 palle */
303 1.1 palle
304 1.1 palle #define H_EOK 0
305 1.1 palle #define H_ENOCPU 1
306 1.1 palle #define H_ENORADDR 2
307 1.1 palle #define H_ENOINTR 3
308 1.1 palle #define H_EBADPGSZ 4
309 1.1 palle #define H_EBADTSB 5
310 1.1 palle #define H_EINVAL 6
311 1.1 palle #define H_EBADTRAP 7
312 1.1 palle #define H_EBADALIGN 8
313 1.1 palle #define H_EWOULDBLOCK 9
314 1.1 palle #define H_ENOACCESS 10
315 1.1 palle #define H_EIO 11
316 1.1 palle #define H_ECPUERROR 12
317 1.1 palle #define H_ENOTSUPPORTED 13
318 1.1 palle #define H_ENOMAP 14
319 1.1 palle #define H_ETOOMANY 15
320 1.1 palle #define H_ECHANNEL 16
321