hypervisor.h revision 1.4.4.2 1 1.4.4.2 tls /* $NetBSD: hypervisor.h,v 1.4.4.2 2014/08/20 00:03:25 tls Exp $ */
2 1.4.4.2 tls /* $OpenBSD: hypervisor.h,v 1.14 2011/06/26 17:23:46 kettenis Exp $ */
3 1.4.4.2 tls
4 1.4.4.2 tls /*
5 1.4.4.2 tls * Copyright (c) 2008 Mark Kettenis
6 1.4.4.2 tls *
7 1.4.4.2 tls * Permission to use, copy, modify, and distribute this software for any
8 1.4.4.2 tls * purpose with or without fee is hereby granted, provided that the above
9 1.4.4.2 tls * copyright notice and this permission notice appear in all copies.
10 1.4.4.2 tls *
11 1.4.4.2 tls * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.4.4.2 tls * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.4.4.2 tls * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.4.4.2 tls * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.4.4.2 tls * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.4.4.2 tls * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.4.4.2 tls * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.4.4.2 tls */
19 1.4.4.2 tls
20 1.4.4.2 tls #ifndef _HYPERVISOR_H_
21 1.4.4.2 tls #define _HYPERVISOR_H_
22 1.4.4.2 tls
23 1.4.4.2 tls /*
24 1.4.4.2 tls * UltraSPARC Hypervisor API.
25 1.4.4.2 tls */
26 1.4.4.2 tls
27 1.4.4.2 tls /*
28 1.4.4.2 tls * API versioning
29 1.4.4.2 tls */
30 1.4.4.2 tls
31 1.4.4.2 tls #ifndef _LOCORE
32 1.4.4.2 tls int64_t hv_api_get_version(uint64_t api_group,
33 1.4.4.2 tls uint64_t *major_number, uint64_t *minor_number);
34 1.4.4.2 tls #endif
35 1.4.4.2 tls /*
36 1.4.4.2 tls * Domain services
37 1.4.4.2 tls */
38 1.4.4.2 tls
39 1.4.4.2 tls #ifndef _LOCORE
40 1.4.4.2 tls int64_t hv_mach_desc(paddr_t buffer, psize_t *length);
41 1.4.4.2 tls #endif
42 1.4.4.2 tls
43 1.4.4.2 tls /*
44 1.4.4.2 tls * CPU services
45 1.4.4.2 tls */
46 1.4.4.2 tls
47 1.4.4.2 tls #ifndef _LOCORE
48 1.4.4.2 tls void hv_cpu_yield(void);
49 1.4.4.2 tls int64_t hv_cpu_qconf(uint64_t queue, uint64_t base, uint64_t nentries);
50 1.4.4.2 tls #endif
51 1.4.4.2 tls
52 1.4.4.2 tls #define CPU_MONDO_QUEUE 0x3c
53 1.4.4.2 tls #define DEVICE_MONDO_QUEUE 0x3d
54 1.4.4.2 tls
55 1.4.4.2 tls #ifndef _LOCORE
56 1.4.4.2 tls int64_t hv_cpu_mondo_send(uint64_t ncpus, paddr_t cpulist, paddr_t data);
57 1.4.4.2 tls int64_t hv_cpu_myid(uint64_t *cpuid);
58 1.4.4.2 tls #endif
59 1.4.4.2 tls
60 1.4.4.2 tls /*
61 1.4.4.2 tls * MMU services
62 1.4.4.2 tls */
63 1.4.4.2 tls
64 1.4.4.2 tls #ifndef _LOCORE
65 1.4.4.2 tls int64_t hv_mmu_demap_page(vaddr_t vaddr, uint64_t context, uint64_t flags);
66 1.4.4.2 tls int64_t hv_mmu_demap_ctx(uint64_t context, uint64_t flags);
67 1.4.4.2 tls int64_t hv_mmu_demap_all(uint64_t flags);
68 1.4.4.2 tls int64_t hv_mmu_map_perm_addr(vaddr_t vaddr, uint64_t tte, uint64_t flags);
69 1.4.4.2 tls int64_t hv_mmu_unmap_perm_addr(vaddr_t vaddr, uint64_t flags);
70 1.4.4.2 tls int64_t hv_mmu_map_addr(vaddr_t vaddr, uint64_t context, uint64_t tte,
71 1.4.4.2 tls uint64_t flags);
72 1.4.4.2 tls int64_t hv_mmu_unmap_addr(vaddr_t vaddr, uint64_t context, uint64_t flags);
73 1.4.4.2 tls #endif
74 1.4.4.2 tls
75 1.4.4.2 tls #define MAP_DTLB 0x1
76 1.4.4.2 tls #define MAP_ITLB 0x2
77 1.4.4.2 tls
78 1.4.4.2 tls #ifndef _LOCORE
79 1.4.4.2 tls struct tsb_desc {
80 1.4.4.2 tls uint16_t td_idxpgsz;
81 1.4.4.2 tls uint16_t td_assoc;
82 1.4.4.2 tls uint32_t td_size;
83 1.4.4.2 tls uint32_t td_ctxidx;
84 1.4.4.2 tls uint32_t td_pgsz;
85 1.4.4.2 tls paddr_t td_pa;
86 1.4.4.2 tls uint64_t td_reserved;
87 1.4.4.2 tls };
88 1.4.4.2 tls
89 1.4.4.2 tls int64_t hv_mmu_tsb_ctx0(uint64_t ntsb, paddr_t tsbptr);
90 1.4.4.2 tls int64_t hv_mmu_tsb_ctxnon0(uint64_t ntsb, paddr_t tsbptr);
91 1.4.4.2 tls #endif
92 1.4.4.2 tls
93 1.4.4.2 tls /*
94 1.4.4.2 tls * Cache and memory services
95 1.4.4.2 tls */
96 1.4.4.2 tls
97 1.4.4.2 tls #ifndef _LOCORE
98 1.4.4.2 tls int64_t hv_mem_scrub(paddr_t raddr, psize_t length);
99 1.4.4.2 tls int64_t hv_mem_sync(paddr_t raddr, psize_t length);
100 1.4.4.2 tls #endif
101 1.4.4.2 tls
102 1.4.4.2 tls /*
103 1.4.4.2 tls * Device interrupt services
104 1.4.4.2 tls */
105 1.4.4.2 tls
106 1.4.4.2 tls #ifndef _LOCORE
107 1.4.4.2 tls int64_t hv_intr_devino_to_sysino(uint64_t devhandle, uint64_t devino,
108 1.4.4.2 tls uint64_t *sysino);
109 1.4.4.2 tls int64_t hv_intr_getenabled(uint64_t sysino, uint64_t *intr_enabled);
110 1.4.4.2 tls int64_t hv_intr_setenabled(uint64_t sysino, uint64_t intr_enabled);
111 1.4.4.2 tls int64_t hv_intr_getstate(uint64_t sysino, uint64_t *intr_state);
112 1.4.4.2 tls int64_t hv_intr_setstate(uint64_t sysino, uint64_t intr_state);
113 1.4.4.2 tls int64_t hv_intr_gettarget(uint64_t sysino, uint64_t *cpuid);
114 1.4.4.2 tls int64_t hv_intr_settarget(uint64_t sysino, uint64_t cpuid);
115 1.4.4.2 tls #endif
116 1.4.4.2 tls
117 1.4.4.2 tls #define INTR_DISABLED 0
118 1.4.4.2 tls #define INTR_ENABLED 1
119 1.4.4.2 tls
120 1.4.4.2 tls #define INTR_IDLE 0
121 1.4.4.2 tls #define INTR_RECEIVED 1
122 1.4.4.2 tls #define INTR_DELIVERED 2
123 1.4.4.2 tls
124 1.4.4.2 tls #ifndef _LOCORE
125 1.4.4.2 tls int64_t hv_vintr_getcookie(uint64_t devhandle, uint64_t devino,
126 1.4.4.2 tls uint64_t *cookie_value);
127 1.4.4.2 tls int64_t hv_vintr_setcookie(uint64_t devhandle, uint64_t devino,
128 1.4.4.2 tls uint64_t cookie_value);
129 1.4.4.2 tls int64_t hv_vintr_getenabled(uint64_t devhandle, uint64_t devino,
130 1.4.4.2 tls uint64_t *intr_enabled);
131 1.4.4.2 tls int64_t hv_vintr_setenabled(uint64_t devhandle, uint64_t devino,
132 1.4.4.2 tls uint64_t intr_enabled);
133 1.4.4.2 tls int64_t hv_vintr_getstate(uint64_t devhandle, uint64_t devino,
134 1.4.4.2 tls uint64_t *intr_state);
135 1.4.4.2 tls int64_t hv_vintr_setstate(uint64_t devhandle, uint64_t devino,
136 1.4.4.2 tls uint64_t intr_state);
137 1.4.4.2 tls int64_t hv_vintr_gettarget(uint64_t devhandle, uint64_t devino,
138 1.4.4.2 tls uint64_t *cpuid);
139 1.4.4.2 tls int64_t hv_vintr_settarget(uint64_t devhandle, uint64_t devino,
140 1.4.4.2 tls uint64_t cpuid);
141 1.4.4.2 tls #endif
142 1.4.4.2 tls
143 1.4.4.2 tls /*
144 1.4.4.2 tls * Time of day services
145 1.4.4.2 tls */
146 1.4.4.2 tls
147 1.4.4.2 tls #ifndef _LOCORE
148 1.4.4.2 tls int64_t hv_tod_get(uint64_t *tod);
149 1.4.4.2 tls int64_t hv_tod_set(uint64_t tod);
150 1.4.4.2 tls #endif
151 1.4.4.2 tls
152 1.4.4.2 tls /*
153 1.4.4.2 tls * Console services
154 1.4.4.2 tls */
155 1.4.4.2 tls
156 1.4.4.2 tls #ifndef _LOCORE
157 1.4.4.2 tls int64_t hv_cons_getchar(int64_t *ch);
158 1.4.4.2 tls int64_t hv_cons_putchar(int64_t ch);
159 1.4.4.2 tls int64_t hv_api_putchar(int64_t ch);
160 1.4.4.2 tls #endif
161 1.4.4.2 tls
162 1.4.4.2 tls #define CONS_BREAK -1
163 1.4.4.2 tls #define CONS_HUP -2
164 1.4.4.2 tls
165 1.4.4.2 tls /*
166 1.4.4.2 tls * Domain state services
167 1.4.4.2 tls */
168 1.4.4.2 tls
169 1.4.4.2 tls #ifndef _LOCORE
170 1.4.4.2 tls int64_t hv_soft_state_set(uint64_t software_state,
171 1.4.4.2 tls paddr_t software_description_ptr);
172 1.4.4.2 tls #endif
173 1.4.4.2 tls
174 1.4.4.2 tls #define SIS_NORMAL 0x1
175 1.4.4.2 tls #define SIS_TRANSITION 0x2
176 1.4.4.2 tls
177 1.4.4.2 tls /*
178 1.4.4.2 tls * PCI I/O services
179 1.4.4.2 tls */
180 1.4.4.2 tls
181 1.4.4.2 tls #ifndef _LOCORE
182 1.4.4.2 tls int64_t hv_pci_iommu_map(uint64_t devhandle, uint64_t tsbid,
183 1.4.4.2 tls uint64_t nttes, uint64_t io_attributes, paddr_t io_page_list_p,
184 1.4.4.2 tls uint64_t *nttes_mapped);
185 1.4.4.2 tls int64_t hv_pci_iommu_demap(uint64_t devhandle, uint64_t tsbid,
186 1.4.4.2 tls uint64_t nttes, uint64_t *nttes_demapped);
187 1.4.4.2 tls int64_t hv_pci_iommu_getmap(uint64_t devhandle, uint64_t tsbid,
188 1.4.4.2 tls uint64_t *io_attributes, paddr_t *r_addr);
189 1.4.4.2 tls int64_t hv_pci_iommu_getbypass(uint64_t devhandle, paddr_t r_addr,
190 1.4.4.2 tls uint64_t io_attributes, uint64_t *io_addr);
191 1.4.4.2 tls
192 1.4.4.2 tls int64_t hv_pci_config_get(uint64_t devhandle, uint64_t pci_device,
193 1.4.4.2 tls uint64_t pci_config_offset, uint64_t size,
194 1.4.4.2 tls uint64_t *error_flag, uint64_t *data);
195 1.4.4.2 tls int64_t hv_pci_config_put(uint64_t devhandle, uint64_t pci_device,
196 1.4.4.2 tls uint64_t pci_config_offset, uint64_t size, uint64_t data,
197 1.4.4.2 tls uint64_t *error_flag);
198 1.4.4.2 tls #endif
199 1.4.4.2 tls
200 1.4.4.2 tls #define PCI_MAP_ATTR_READ 0x01 /* From memory */
201 1.4.4.2 tls #define PCI_MAP_ATTR_WRITE 0x02 /* To memory */
202 1.4.4.2 tls
203 1.4.4.2 tls /*
204 1.4.4.2 tls * PCI MSI services
205 1.4.4.2 tls */
206 1.4.4.2 tls
207 1.4.4.2 tls #ifndef _LOCORE
208 1.4.4.2 tls int64_t hv_pci_msiq_conf(uint64_t devhandle, uint64_t msiqid,
209 1.4.4.2 tls uint64_t r_addr, uint64_t nentries);
210 1.4.4.2 tls int64_t hv_pci_msiq_info(uint64_t devhandle, uint64_t msiqid,
211 1.4.4.2 tls uint64_t *r_addr, uint64_t *nentries);
212 1.4.4.2 tls
213 1.4.4.2 tls int64_t hv_pci_msiq_getvalid(uint64_t devhandle, uint64_t msiqid,
214 1.4.4.2 tls uint64_t *msiqvalid);
215 1.4.4.2 tls int64_t hv_pci_msiq_setvalid(uint64_t devhandle, uint64_t msiqid,
216 1.4.4.2 tls uint64_t msiqvalid);
217 1.4.4.2 tls #endif
218 1.4.4.2 tls
219 1.4.4.2 tls #define PCI_MSIQ_INVALID 0
220 1.4.4.2 tls #define PCI_MSIQ_VALID 1
221 1.4.4.2 tls
222 1.4.4.2 tls #ifndef _LOCORE
223 1.4.4.2 tls int64_t hv_pci_msiq_getstate(uint64_t devhandle, uint64_t msiqid,
224 1.4.4.2 tls uint64_t *msiqstate);
225 1.4.4.2 tls int64_t hv_pci_msiq_setstate(uint64_t devhandle, uint64_t msiqid,
226 1.4.4.2 tls uint64_t msiqstate);
227 1.4.4.2 tls #endif
228 1.4.4.2 tls
229 1.4.4.2 tls #define PCI_MSIQSTATE_IDLE 0
230 1.4.4.2 tls #define PCI_MSIQSTATE_ERROR 1
231 1.4.4.2 tls
232 1.4.4.2 tls #ifndef _LOCORE
233 1.4.4.2 tls int64_t hv_pci_msiq_gethead(uint64_t devhandle, uint64_t msiqid,
234 1.4.4.2 tls uint64_t *msiqhead);
235 1.4.4.2 tls int64_t hv_pci_msiq_sethead(uint64_t devhandle, uint64_t msiqid,
236 1.4.4.2 tls uint64_t msiqhead);
237 1.4.4.2 tls int64_t hv_pci_msiq_gettail(uint64_t devhandle, uint64_t msiqid,
238 1.4.4.2 tls uint64_t *msiqtail);
239 1.4.4.2 tls
240 1.4.4.2 tls int64_t hv_pci_msi_getvalid(uint64_t devhandle, uint64_t msinum,
241 1.4.4.2 tls uint64_t *msivalidstate);
242 1.4.4.2 tls int64_t hv_pci_msi_setvalid(uint64_t devhandle, uint64_t msinum,
243 1.4.4.2 tls uint64_t msivalidstate);
244 1.4.4.2 tls #endif
245 1.4.4.2 tls
246 1.4.4.2 tls #define PCI_MSI_INVALID 0
247 1.4.4.2 tls #define PCI_MSI_VALID 1
248 1.4.4.2 tls
249 1.4.4.2 tls #ifndef _LOCORE
250 1.4.4.2 tls int64_t hv_pci_msi_getmsiq(uint64_t devhandle, uint64_t msinum,
251 1.4.4.2 tls uint64_t *msiqid);
252 1.4.4.2 tls int64_t hv_pci_msi_setmsiq(uint64_t devhandle, uint64_t msinum,
253 1.4.4.2 tls uint64_t msitype, uint64_t msiqid);
254 1.4.4.2 tls
255 1.4.4.2 tls int64_t hv_pci_msi_getstate(uint64_t devhandle, uint64_t msinum,
256 1.4.4.2 tls uint64_t *msistate);
257 1.4.4.2 tls int64_t hv_pci_msi_setstate(uint64_t devhandle, uint64_t msinum,
258 1.4.4.2 tls uint64_t msistate);
259 1.4.4.2 tls #endif
260 1.4.4.2 tls
261 1.4.4.2 tls #define PCI_MSISTATE_IDLE 0
262 1.4.4.2 tls #define PCI_MSISTATE_DELIVERED 1
263 1.4.4.2 tls
264 1.4.4.2 tls #ifndef _LOCORE
265 1.4.4.2 tls int64_t hv_pci_msg_getmsiq(uint64_t devhandle, uint64_t msg,
266 1.4.4.2 tls uint64_t *msiqid);
267 1.4.4.2 tls int64_t hv_pci_msg_setmsiq(uint64_t devhandle, uint64_t msg,
268 1.4.4.2 tls uint64_t msiqid);
269 1.4.4.2 tls
270 1.4.4.2 tls int64_t hv_pci_msg_getvalid(uint64_t devhandle, uint64_t msg,
271 1.4.4.2 tls uint64_t *msgvalidstate);
272 1.4.4.2 tls int64_t hv_pci_msg_setvalid(uint64_t devhandle, uint64_t msg,
273 1.4.4.2 tls uint64_t msgvalidstate);
274 1.4.4.2 tls #endif
275 1.4.4.2 tls
276 1.4.4.2 tls #define PCIE_MSG_INVALID 0
277 1.4.4.2 tls #define PCIE_MSG_VALID 1
278 1.4.4.2 tls
279 1.4.4.2 tls #define PCIE_PME_MSG 0x18
280 1.4.4.2 tls #define PCIE_PME_ACK_MSG 0x1b
281 1.4.4.2 tls #define PCIE_CORR_MSG 0x30
282 1.4.4.2 tls #define PCIE_NONFATAL_MSG 0x31
283 1.4.4.2 tls #define PCIE_FATAL_MSG 0x32
284 1.4.4.2 tls
285 1.4.4.2 tls /*
286 1.4.4.2 tls * Logical Domain Channel services
287 1.4.4.2 tls */
288 1.4.4.2 tls
289 1.4.4.2 tls #ifndef _LOCORE
290 1.4.4.2 tls int64_t hv_ldc_tx_qconf(uint64_t ldc_id, paddr_t base_raddr,
291 1.4.4.2 tls uint64_t nentries);
292 1.4.4.2 tls int64_t hv_ldc_tx_qinfo(uint64_t ldc_id, paddr_t *base_raddr,
293 1.4.4.2 tls uint64_t *nentries);
294 1.4.4.2 tls int64_t hv_ldc_tx_get_state(uint64_t ldc_id, uint64_t *head_offset,
295 1.4.4.2 tls uint64_t *tail_offset, uint64_t *channel_state);
296 1.4.4.2 tls int64_t hv_ldc_tx_set_qtail(uint64_t ldc_id, uint64_t tail_offset);
297 1.4.4.2 tls int64_t hv_ldc_rx_qconf(uint64_t ldc_id, paddr_t base_raddr,
298 1.4.4.2 tls uint64_t nentries);
299 1.4.4.2 tls int64_t hv_ldc_rx_qinfo(uint64_t ldc_id, paddr_t *base_raddr,
300 1.4.4.2 tls uint64_t *nentries);
301 1.4.4.2 tls int64_t hv_ldc_rx_get_state(uint64_t ldc_id, uint64_t *head_offset,
302 1.4.4.2 tls uint64_t *tail_offset, uint64_t *channel_state);
303 1.4.4.2 tls int64_t hv_ldc_rx_set_qhead(uint64_t ldc_id, uint64_t head_offset);
304 1.4.4.2 tls #endif
305 1.4.4.2 tls
306 1.4.4.2 tls #define LDC_CHANNEL_DOWN 0
307 1.4.4.2 tls #define LDC_CHANNEL_UP 1
308 1.4.4.2 tls #define LDC_CHANNEL_RESET 2
309 1.4.4.2 tls
310 1.4.4.2 tls #ifndef _LOCORE
311 1.4.4.2 tls int64_t hv_ldc_set_map_table(uint64_t ldc_id, paddr_t base_raddr,
312 1.4.4.2 tls uint64_t nentries);
313 1.4.4.2 tls int64_t hv_ldc_get_map_table(uint64_t ldc_id, paddr_t *base_raddr,
314 1.4.4.2 tls uint64_t *nentries);
315 1.4.4.2 tls int64_t hv_ldc_copy(uint64_t ldc_id, uint64_t flags, uint64_t cookie,
316 1.4.4.2 tls paddr_t raddr, psize_t length, psize_t *ret_length);
317 1.4.4.2 tls #endif
318 1.4.4.2 tls
319 1.4.4.2 tls #define LDC_COPY_IN 0
320 1.4.4.2 tls #define LDC_COPY_OUT 1
321 1.4.4.2 tls
322 1.4.4.2 tls #ifndef _LOCORE
323 1.4.4.2 tls int64_t hv_ldc_mapin(uint64_t ldc_id, uint64_t cookie, paddr_t *raddr,
324 1.4.4.2 tls uint64_t *perms);
325 1.4.4.2 tls int64_t hv_ldc_unmap(paddr_t raddr, uint64_t *perms);
326 1.4.4.2 tls #endif
327 1.4.4.2 tls
328 1.4.4.2 tls /*
329 1.4.4.2 tls * Cryptographic services
330 1.4.4.2 tls */
331 1.4.4.2 tls
332 1.4.4.2 tls #ifndef _LOCORE
333 1.4.4.2 tls int64_t hv_rng_get_diag_control(void);
334 1.4.4.2 tls int64_t hv_rng_ctl_read(paddr_t raddr, uint64_t *state, uint64_t *delta);
335 1.4.4.2 tls int64_t hv_rng_ctl_write(paddr_t raddr, uint64_t state, uint64_t timeout,
336 1.4.4.2 tls uint64_t *delta);
337 1.4.4.2 tls #endif
338 1.4.4.2 tls
339 1.4.4.2 tls #define RNG_STATE_UNCONFIGURED 0
340 1.4.4.2 tls #define RNG_STATE_CONFIGURED 1
341 1.4.4.2 tls #define RNG_STATE_HEALTHCHECK 2
342 1.4.4.2 tls #define RNG_STATE_ERROR 3
343 1.4.4.2 tls
344 1.4.4.2 tls #ifndef _LOCORE
345 1.4.4.2 tls int64_t hv_rng_data_read_diag(paddr_t raddr, uint64_t size, uint64_t *delta);
346 1.4.4.2 tls int64_t hv_rng_data_read(paddr_t raddr, uint64_t *delta);
347 1.4.4.2 tls #endif
348 1.4.4.2 tls
349 1.4.4.2 tls /*
350 1.4.4.2 tls * Error codes
351 1.4.4.2 tls */
352 1.4.4.2 tls
353 1.4.4.2 tls #define H_EOK 0
354 1.4.4.2 tls #define H_ENOCPU 1
355 1.4.4.2 tls #define H_ENORADDR 2
356 1.4.4.2 tls #define H_ENOINTR 3
357 1.4.4.2 tls #define H_EBADPGSZ 4
358 1.4.4.2 tls #define H_EBADTSB 5
359 1.4.4.2 tls #define H_EINVAL 6
360 1.4.4.2 tls #define H_EBADTRAP 7
361 1.4.4.2 tls #define H_EBADALIGN 8
362 1.4.4.2 tls #define H_EWOULDBLOCK 9
363 1.4.4.2 tls #define H_ENOACCESS 10
364 1.4.4.2 tls #define H_EIO 11
365 1.4.4.2 tls #define H_ECPUERROR 12
366 1.4.4.2 tls #define H_ENOTSUPPORTED 13
367 1.4.4.2 tls #define H_ENOMAP 14
368 1.4.4.2 tls #define H_ETOOMANY 15
369 1.4.4.2 tls #define H_ECHANNEL 16
370 1.4.4.2 tls
371 1.4.4.2 tls #endif /* _HYPERVISOR_H_ */
372