pmap.h revision 1.40 1 /* $NetBSD: pmap.h,v 1.40 2008/03/14 15:40:02 nakayama Exp $ */
2
3 /*-
4 * Copyright (C) 1995, 1996 Wolfgang Solfrank.
5 * Copyright (C) 1995, 1996 TooLs GmbH.
6 * All rights reserved.
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions
10 * are met:
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. All advertising materials mentioning features or use of this software
17 * must display the following acknowledgement:
18 * This product includes software developed by TooLs GmbH.
19 * 4. The name of TooLs GmbH may not be used to endorse or promote products
20 * derived from this software without specific prior written permission.
21 *
22 * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
27 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
28 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
29 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
30 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
31 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 */
33
34 #ifndef _MACHINE_PMAP_H_
35 #define _MACHINE_PMAP_H_
36
37 #ifndef _LOCORE
38 #include <machine/pte.h>
39 #include <sys/queue.h>
40 #include <uvm/uvm_object.h>
41 #endif
42
43 /*
44 * This scheme uses 2-level page tables.
45 *
46 * While we're still in 32-bit mode we do the following:
47 *
48 * offset: 13 bits
49 * 1st level: 1024 64-bit TTEs in an 8K page for 10 bits
50 * 2nd level: 512 32-bit pointers in the pmap for 9 bits
51 * -------
52 * total: 32 bits
53 *
54 * In 64-bit mode the Spitfire and Blackbird CPUs support only
55 * 44-bit virtual addresses. All addresses between
56 * 0x0000 07ff ffff ffff and 0xffff f800 0000 0000 are in the
57 * "VA hole" and trap, so we don't have to track them. However,
58 * we do need to keep them in mind during PT walking. If they
59 * ever change the size of the address "hole" we need to rework
60 * all the page table handling.
61 *
62 * offset: 13 bits
63 * 1st level: 1024 64-bit TTEs in an 8K page for 10 bits
64 * 2nd level: 1024 64-bit pointers in an 8K page for 10 bits
65 * 3rd level: 1024 64-bit pointers in the segmap for 10 bits
66 * -------
67 * total: 43 bits
68 *
69 * Of course, this means for 32-bit spaces we always have a (practically)
70 * wasted page for the segmap (only one entry used) and half a page wasted
71 * for the page directory. We still have need of one extra bit 8^(.
72 */
73
74 #define HOLESHIFT (43)
75
76 #define PTSZ (PAGE_SIZE/8) /* page table entry */
77 #define PDSZ (PTSZ) /* page directory */
78 #define STSZ (PTSZ) /* psegs */
79
80 #define PTSHIFT (13)
81 #define PDSHIFT (10+PTSHIFT)
82 #define STSHIFT (10+PDSHIFT)
83
84 #define PTMASK (PTSZ-1)
85 #define PDMASK (PDSZ-1)
86 #define STMASK (STSZ-1)
87
88 #ifndef _LOCORE
89
90 /*
91 * Support for big page sizes. This maps the page size to the
92 * page bits.
93 */
94 struct page_size_map {
95 uint64_t mask;
96 uint64_t code;
97 #ifdef DEBUG
98 uint64_t use;
99 #endif
100 };
101 extern struct page_size_map page_size_map[];
102
103 /*
104 * Pmap stuff
105 */
106
107 #define va_to_seg(v) (int)((((paddr_t)(v))>>STSHIFT)&STMASK)
108 #define va_to_dir(v) (int)((((paddr_t)(v))>>PDSHIFT)&PDMASK)
109 #define va_to_pte(v) (int)((((paddr_t)(v))>>PTSHIFT)&PTMASK)
110
111 struct pmap {
112 struct uvm_object pm_obj;
113 #define pm_lock pm_obj.vmobjlock
114 #define pm_refs pm_obj.uo_refs
115 #ifdef MULTIPROCESSOR
116 LIST_ENTRY(pmap) pm_list[CPUSET_MAXNUMCPU]; /* per cpu ctx used list */
117 #else
118 LIST_ENTRY(pmap) pm_list; /* single ctx used list */
119 #endif
120
121 struct pmap_statistics pm_stats;
122
123 #ifdef MULTIPROCESSOR
124 /*
125 * We record the context used on any cpu here. If the context
126 * is actually present in the TLB, it will be the plain context
127 * number. If the context is allocated, but has been flushed
128 * from the tlb, the number will be negative.
129 * If this pmap has no context allocated on that cpu, the entry
130 * will be 0.
131 */
132 int pm_ctx[CPUSET_MAXNUMCPU]; /* Current context per cpu */
133 #else
134 int pm_ctx; /* Current context */
135 #endif
136
137 /*
138 * This contains 64-bit pointers to pages that contain
139 * 1024 64-bit pointers to page tables. All addresses
140 * are physical.
141 *
142 * !!! Only touch this through pseg_get() and pseg_set() !!!
143 */
144 paddr_t pm_physaddr; /* physical address of pm_segs */
145 int64_t *pm_segs;
146 };
147
148 /*
149 * This comes from the PROM and is used to map prom entries.
150 */
151 struct prom_map {
152 uint64_t vstart;
153 uint64_t vsize;
154 uint64_t tte;
155 };
156
157 #define PMAP_NC 0x001 /* Set the E bit in the page */
158 #define PMAP_NVC 0x002 /* Don't enable the virtual cache */
159 #define PMAP_LITTLE 0x004 /* Map in little endian mode */
160 /* Large page size hints --
161 we really should use another param to pmap_enter() */
162 #define PMAP_8K 0x000
163 #define PMAP_64K 0x008 /* Use 64K page */
164 #define PMAP_512K 0x010
165 #define PMAP_4M 0x018
166 #define PMAP_SZ_TO_TTE(x) (((x)&0x018)<<58)
167 /* If these bits are different in va's to the same PA
168 then there is an aliasing in the d$ */
169 #define VA_ALIAS_MASK (1 << 13)
170
171 typedef struct pmap *pmap_t;
172
173 #ifdef _KERNEL
174 extern struct pmap kernel_pmap_;
175 #define pmap_kernel() (&kernel_pmap_)
176
177 #ifdef PMAP_COUNT_DEBUG
178 /* diagnostic versions if PMAP_COUNT_DEBUG option is used */
179 int pmap_count_res(struct pmap *);
180 int pmap_count_wired(struct pmap *);
181 #define pmap_resident_count(pm) pmap_count_res((pm))
182 #define pmap_wired_count(pm) pmap_count_wired((pm))
183 #else
184 #define pmap_resident_count(pm) ((pm)->pm_stats.resident_count)
185 #define pmap_wired_count(pm) ((pm)->pm_stats.wired_count)
186 #endif
187
188 #define pmap_phys_address(x) (x)
189
190 void pmap_activate_pmap(struct pmap *);
191 void pmap_update(struct pmap *);
192 void pmap_bootstrap(u_long, u_long);
193 /* make sure all page mappings are modulo 16K to prevent d$ aliasing */
194 #define PMAP_PREFER(pa, va, sz, td) (*(va)+=(((*(va))^(pa))&(1<<(PGSHIFT))))
195
196 #define PMAP_GROWKERNEL /* turn on pmap_growkernel interface */
197 #define PMAP_NEED_PROCWR
198
199 void pmap_procwr(struct proc *, vaddr_t, size_t);
200
201 /* SPARC specific? */
202 int pmap_dumpsize(void);
203 int pmap_dumpmmu(int (*)(dev_t, daddr_t, void *, size_t),
204 daddr_t);
205 int pmap_pa_exists(paddr_t);
206 void switchexit(struct lwp *, int);
207 void pmap_kprotect(vaddr_t, vm_prot_t);
208
209 /* SPARC64 specific */
210 /* Assembly routines to flush TLB mappings */
211 void sp_tlb_flush_pte(vaddr_t, int);
212 void sp_tlb_flush_ctx(int);
213 void sp_tlb_flush_all(void);
214
215 #ifdef MULTIPROCESSOR
216 void smp_tlb_flush_pte(vaddr_t, pmap_t);
217 void smp_tlb_flush_ctx(pmap_t);
218 void smp_tlb_flush_all(void);
219 #define tlb_flush_pte(va,pm) smp_tlb_flush_pte(va, pm)
220 #define tlb_flush_ctx(pm) smp_tlb_flush_ctx(pm)
221 #define tlb_flush_all() smp_tlb_flush_all()
222 #else
223 #define tlb_flush_pte(va,pm) sp_tlb_flush_pte(va, (pm)->pm_ctx)
224 #define tlb_flush_ctx(pm) sp_tlb_flush_ctx((pm)->pm_ctx)
225 #define tlb_flush_all() sp_tlb_flush_all()
226 #endif
227
228 /* Installed physical memory, as discovered during bootstrap. */
229 extern int phys_installed_size;
230 extern struct mem_region *phys_installed;
231
232 #endif /* _KERNEL */
233
234 #endif /* _LOCORE */
235 #endif /* _MACHINE_PMAP_H_ */
236