psl.h revision 1.20.8.2 1 1.20.8.2 nathanw /* $NetBSD: psl.h,v 1.20.8.2 2002/10/18 02:40:06 nathanw Exp $ */
2 1.20.8.2 nathanw
3 1.20.8.2 nathanw /*
4 1.20.8.2 nathanw * Copyright (c) 1992, 1993
5 1.20.8.2 nathanw * The Regents of the University of California. All rights reserved.
6 1.20.8.2 nathanw *
7 1.20.8.2 nathanw * This software was developed by the Computer Systems Engineering group
8 1.20.8.2 nathanw * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
9 1.20.8.2 nathanw * contributed to Berkeley.
10 1.20.8.2 nathanw *
11 1.20.8.2 nathanw * All advertising materials mentioning features or use of this software
12 1.20.8.2 nathanw * must display the following acknowledgement:
13 1.20.8.2 nathanw * This product includes software developed by the University of
14 1.20.8.2 nathanw * California, Lawrence Berkeley Laboratory.
15 1.20.8.2 nathanw *
16 1.20.8.2 nathanw * Redistribution and use in source and binary forms, with or without
17 1.20.8.2 nathanw * modification, are permitted provided that the following conditions
18 1.20.8.2 nathanw * are met:
19 1.20.8.2 nathanw * 1. Redistributions of source code must retain the above copyright
20 1.20.8.2 nathanw * notice, this list of conditions and the following disclaimer.
21 1.20.8.2 nathanw * 2. Redistributions in binary form must reproduce the above copyright
22 1.20.8.2 nathanw * notice, this list of conditions and the following disclaimer in the
23 1.20.8.2 nathanw * documentation and/or other materials provided with the distribution.
24 1.20.8.2 nathanw * 3. All advertising materials mentioning features or use of this software
25 1.20.8.2 nathanw * must display the following acknowledgement:
26 1.20.8.2 nathanw * This product includes software developed by the University of
27 1.20.8.2 nathanw * California, Berkeley and its contributors.
28 1.20.8.2 nathanw * 4. Neither the name of the University nor the names of its contributors
29 1.20.8.2 nathanw * may be used to endorse or promote products derived from this software
30 1.20.8.2 nathanw * without specific prior written permission.
31 1.20.8.2 nathanw *
32 1.20.8.2 nathanw * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
33 1.20.8.2 nathanw * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
34 1.20.8.2 nathanw * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
35 1.20.8.2 nathanw * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
36 1.20.8.2 nathanw * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
37 1.20.8.2 nathanw * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
38 1.20.8.2 nathanw * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
39 1.20.8.2 nathanw * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
40 1.20.8.2 nathanw * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
41 1.20.8.2 nathanw * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
42 1.20.8.2 nathanw * SUCH DAMAGE.
43 1.20.8.2 nathanw *
44 1.20.8.2 nathanw * @(#)psl.h 8.1 (Berkeley) 6/11/93
45 1.20.8.2 nathanw */
46 1.20.8.2 nathanw
47 1.20.8.2 nathanw #ifndef PSR_IMPL
48 1.20.8.2 nathanw
49 1.20.8.2 nathanw /*
50 1.20.8.2 nathanw * SPARC Process Status Register (in psl.h for hysterical raisins). This
51 1.20.8.2 nathanw * doesn't exist on the V9.
52 1.20.8.2 nathanw *
53 1.20.8.2 nathanw * The picture in the Sun manuals looks like this:
54 1.20.8.2 nathanw * 1 1
55 1.20.8.2 nathanw * 31 28 27 24 23 20 19 14 3 2 11 8 7 6 5 4 0
56 1.20.8.2 nathanw * +-------+-------+-------+-----------+-+-+-------+-+-+-+---------+
57 1.20.8.2 nathanw * | impl | ver | icc | reserved |E|E| pil |S|P|E| CWP |
58 1.20.8.2 nathanw * | | |n z v c| |C|F| | |S|T| |
59 1.20.8.2 nathanw * +-------+-------+-------+-----------+-+-+-------+-+-+-+---------+
60 1.20.8.2 nathanw */
61 1.20.8.2 nathanw
62 1.20.8.2 nathanw #define PSR_IMPL 0xf0000000 /* implementation */
63 1.20.8.2 nathanw #define PSR_VER 0x0f000000 /* version */
64 1.20.8.2 nathanw #define PSR_ICC 0x00f00000 /* integer condition codes */
65 1.20.8.2 nathanw #define PSR_N 0x00800000 /* negative */
66 1.20.8.2 nathanw #define PSR_Z 0x00400000 /* zero */
67 1.20.8.2 nathanw #define PSR_O 0x00200000 /* overflow */
68 1.20.8.2 nathanw #define PSR_C 0x00100000 /* carry */
69 1.20.8.2 nathanw #define PSR_EC 0x00002000 /* coprocessor enable */
70 1.20.8.2 nathanw #define PSR_EF 0x00001000 /* FP enable */
71 1.20.8.2 nathanw #define PSR_PIL 0x00000f00 /* interrupt level */
72 1.20.8.2 nathanw #define PSR_S 0x00000080 /* supervisor (kernel) mode */
73 1.20.8.2 nathanw #define PSR_PS 0x00000040 /* previous supervisor mode (traps) */
74 1.20.8.2 nathanw #define PSR_ET 0x00000020 /* trap enable */
75 1.20.8.2 nathanw #define PSR_CWP 0x0000001f /* current window pointer */
76 1.20.8.2 nathanw
77 1.20.8.2 nathanw #define PSR_BITS "\20\16EC\15EF\10S\7PS\6ET"
78 1.20.8.2 nathanw
79 1.20.8.2 nathanw /* Interesting spl()s */
80 1.20.8.2 nathanw #define PIL_SCSI 3
81 1.20.8.2 nathanw #define PIL_FDSOFT 4
82 1.20.8.2 nathanw #define PIL_AUSOFT 4
83 1.20.8.2 nathanw #define PIL_BIO 5
84 1.20.8.2 nathanw #define PIL_VIDEO 5
85 1.20.8.2 nathanw #define PIL_TTY 6
86 1.20.8.2 nathanw #define PIL_LPT 6
87 1.20.8.2 nathanw #define PIL_NET 6
88 1.20.8.2 nathanw #define PIL_IMP 7
89 1.20.8.2 nathanw #define PIL_CLOCK 10
90 1.20.8.2 nathanw #define PIL_FD 11
91 1.20.8.2 nathanw #define PIL_SER 12
92 1.20.8.2 nathanw #define PIL_AUD 13
93 1.20.8.2 nathanw #define PIL_HIGH 15
94 1.20.8.2 nathanw #define PIL_SCHED PIL_CLOCK
95 1.20.8.2 nathanw #define PIL_LOCK PIL_HIGH
96 1.20.8.2 nathanw
97 1.20.8.2 nathanw /*
98 1.20.8.2 nathanw * SPARC V9 CCR register
99 1.20.8.2 nathanw */
100 1.20.8.2 nathanw
101 1.20.8.2 nathanw #define ICC_C 0x01L
102 1.20.8.2 nathanw #define ICC_V 0x02L
103 1.20.8.2 nathanw #define ICC_Z 0x04L
104 1.20.8.2 nathanw #define ICC_N 0x08L
105 1.20.8.2 nathanw #define XCC_SHIFT 4
106 1.20.8.2 nathanw #define XCC_C (ICC_C<<XCC_SHIFT)
107 1.20.8.2 nathanw #define XCC_V (ICC_V<<XCC_SHIFT)
108 1.20.8.2 nathanw #define XCC_Z (ICC_Z<<XCC_SHIFT)
109 1.20.8.2 nathanw #define XCC_N (ICC_N<<XCC_SHIFT)
110 1.20.8.2 nathanw
111 1.20.8.2 nathanw
112 1.20.8.2 nathanw /*
113 1.20.8.2 nathanw * SPARC V9 PSTATE register (what replaces the PSR in V9)
114 1.20.8.2 nathanw *
115 1.20.8.2 nathanw * Here's the layout:
116 1.20.8.2 nathanw *
117 1.20.8.2 nathanw * 11 10 9 8 7 6 5 4 3 2 1 0
118 1.20.8.2 nathanw * +------------------------------------------------------------+
119 1.20.8.2 nathanw * | IG | MG | CLE | TLE | MM | RED | PEF | AM | PRIV | IE | AG |
120 1.20.8.2 nathanw * +------------------------------------------------------------+
121 1.20.8.2 nathanw */
122 1.20.8.2 nathanw
123 1.20.8.2 nathanw #define PSTATE_IG 0x800 /* enable spitfire interrupt globals */
124 1.20.8.2 nathanw #define PSTATE_MG 0x400 /* enable spitfire MMU globals */
125 1.20.8.2 nathanw #define PSTATE_CLE 0x200 /* current little endian */
126 1.20.8.2 nathanw #define PSTATE_TLE 0x100 /* traps little endian */
127 1.20.8.2 nathanw #define PSTATE_MM 0x0c0 /* memory model */
128 1.20.8.2 nathanw #define PSTATE_MM_TSO 0x000 /* total store order */
129 1.20.8.2 nathanw #define PSTATE_MM_PSO 0x040 /* partial store order */
130 1.20.8.2 nathanw #define PSTATE_MM_RMO 0x080 /* Relaxed memory order */
131 1.20.8.2 nathanw #define PSTATE_RED 0x020 /* RED state */
132 1.20.8.2 nathanw #define PSTATE_PEF 0x010 /* enable floating point */
133 1.20.8.2 nathanw #define PSTATE_AM 0x008 /* 32-bit address masking */
134 1.20.8.2 nathanw #define PSTATE_PRIV 0x004 /* privileged mode */
135 1.20.8.2 nathanw #define PSTATE_IE 0x002 /* interrupt enable */
136 1.20.8.2 nathanw #define PSTATE_AG 0x001 /* enable alternate globals */
137 1.20.8.2 nathanw
138 1.20.8.2 nathanw #define PSTATE_BITS "\20\14IG\13MG\12CLE\11TLE\10\7MM\6RED\5PEF\4AM\3PRIV\2IE\1AG"
139 1.20.8.2 nathanw
140 1.20.8.2 nathanw
141 1.20.8.2 nathanw /*
142 1.20.8.2 nathanw * 32-bit code requires TSO or at best PSO since that's what's supported on
143 1.20.8.2 nathanw * SPARC V8 and earlier machines.
144 1.20.8.2 nathanw *
145 1.20.8.2 nathanw * 64-bit code sets the memory model in the ELF header.
146 1.20.8.2 nathanw *
147 1.20.8.2 nathanw * We're running kernel code in TSO for the moment so we don't need to worry
148 1.20.8.2 nathanw * about possible memory barrier bugs.
149 1.20.8.2 nathanw */
150 1.20.8.2 nathanw
151 1.20.8.2 nathanw #ifdef __arch64__
152 1.20.8.2 nathanw #define PSTATE_PROM (PSTATE_MM_TSO|PSTATE_PRIV)
153 1.20.8.2 nathanw #define PSTATE_NUCLEUS (PSTATE_MM_TSO|PSTATE_PRIV|PSTATE_AG)
154 1.20.8.2 nathanw #define PSTATE_KERN (PSTATE_MM_TSO|PSTATE_PRIV)
155 1.20.8.2 nathanw #define PSTATE_INTR (PSTATE_KERN|PSTATE_IE)
156 1.20.8.2 nathanw #define PSTATE_USER32 (PSTATE_MM_TSO|PSTATE_AM|PSTATE_IE)
157 1.20.8.2 nathanw #define PSTATE_USER (PSTATE_MM_RMO|PSTATE_IE)
158 1.20.8.2 nathanw #else
159 1.20.8.2 nathanw #define PSTATE_PROM (PSTATE_MM_TSO|PSTATE_PRIV)
160 1.20.8.2 nathanw #define PSTATE_NUCLEUS (PSTATE_MM_TSO|PSTATE_AM|PSTATE_PRIV|PSTATE_AG)
161 1.20.8.2 nathanw #define PSTATE_KERN (PSTATE_MM_TSO|PSTATE_AM|PSTATE_PRIV)
162 1.20.8.2 nathanw #define PSTATE_INTR (PSTATE_KERN|PSTATE_IE)
163 1.20.8.2 nathanw #define PSTATE_USER32 (PSTATE_MM_TSO|PSTATE_AM|PSTATE_IE)
164 1.20.8.2 nathanw #define PSTATE_USER (PSTATE_MM_TSO|PSTATE_AM|PSTATE_IE)
165 1.20.8.2 nathanw #endif
166 1.20.8.2 nathanw
167 1.20.8.2 nathanw
168 1.20.8.2 nathanw /*
169 1.20.8.2 nathanw * SPARC V9 TSTATE register
170 1.20.8.2 nathanw *
171 1.20.8.2 nathanw * 39 32 31 24 23 18 17 8 7 5 4 0
172 1.20.8.2 nathanw * +-----+-----+-----+--------+---+-----+
173 1.20.8.2 nathanw * | CCR | ASI | - | PSTATE | - | CWP |
174 1.20.8.2 nathanw * +-----+-----+-----+--------+---+-----+
175 1.20.8.2 nathanw */
176 1.20.8.2 nathanw
177 1.20.8.2 nathanw #define TSTATE_CWP 0x01f
178 1.20.8.2 nathanw #define TSTATE_PSTATE 0x6ff00
179 1.20.8.2 nathanw #define TSTATE_PSTATE_SHIFT 8
180 1.20.8.2 nathanw #define TSTATE_ASI 0xff000000LL
181 1.20.8.2 nathanw #define TSTATE_ASI_SHIFT 24
182 1.20.8.2 nathanw #define TSTATE_CCR 0xff00000000LL
183 1.20.8.2 nathanw #define TSTATE_CCR_SHIFT 32
184 1.20.8.2 nathanw
185 1.20.8.2 nathanw #define PSRCC_TO_TSTATE(x) (((int64_t)(x)&PSR_ICC)<<(TSTATE_CCR_SHIFT-19))
186 1.20.8.2 nathanw #define TSTATECCR_TO_PSR(x) (((x)&TSTATE_CCR)>>(TSTATE_CCR_SHIFT-19))
187 1.20.8.2 nathanw
188 1.20.8.2 nathanw /*
189 1.20.8.2 nathanw * These are here to simplify life.
190 1.20.8.2 nathanw */
191 1.20.8.2 nathanw #define TSTATE_IG (PSTATE_IG<<TSTATE_PSTATE_SHIFT)
192 1.20.8.2 nathanw #define TSTATE_MG (PSTATE_MG<<TSTATE_PSTATE_SHIFT)
193 1.20.8.2 nathanw #define TSTATE_CLE (PSTATE_CLE<<TSTATE_PSTATE_SHIFT)
194 1.20.8.2 nathanw #define TSTATE_TLE (PSTATE_TLE<<TSTATE_PSTATE_SHIFT)
195 1.20.8.2 nathanw #define TSTATE_MM (PSTATE_MM<<TSTATE_PSTATE_SHIFT)
196 1.20.8.2 nathanw #define TSTATE_MM_TSO (PSTATE_MM_TSO<<TSTATE_PSTATE_SHIFT)
197 1.20.8.2 nathanw #define TSTATE_MM_PSO (PSTATE_MM_PSO<<TSTATE_PSTATE_SHIFT)
198 1.20.8.2 nathanw #define TSTATE_MM_RMO (PSTATE_MM_RMO<<TSTATE_PSTATE_SHIFT)
199 1.20.8.2 nathanw #define TSTATE_RED (PSTATE_RED<<TSTATE_PSTATE_SHIFT)
200 1.20.8.2 nathanw #define TSTATE_PEF (PSTATE_PEF<<TSTATE_PSTATE_SHIFT)
201 1.20.8.2 nathanw #define TSTATE_AM (PSTATE_AM<<TSTATE_PSTATE_SHIFT)
202 1.20.8.2 nathanw #define TSTATE_PRIV (PSTATE_PRIV<<TSTATE_PSTATE_SHIFT)
203 1.20.8.2 nathanw #define TSTATE_IE (PSTATE_IE<<TSTATE_PSTATE_SHIFT)
204 1.20.8.2 nathanw #define TSTATE_AG (PSTATE_AG<<TSTATE_PSTATE_SHIFT)
205 1.20.8.2 nathanw
206 1.20.8.2 nathanw #define TSTATE_BITS "\20\14IG\13MG\12CLE\11TLE\10\7MM\6RED\5PEF\4AM\3PRIV\2IE\1AG"
207 1.20.8.2 nathanw
208 1.20.8.2 nathanw #define TSTATE_KERN ((TSTATE_KERN)<<TSTATE_PSTATE_SHIFT)
209 1.20.8.2 nathanw #define TSTATE_USER ((TSTATE_USER)<<TSTATE_PSTATE_SHIFT)
210 1.20.8.2 nathanw /*
211 1.20.8.2 nathanw * SPARC V9 VER version register.
212 1.20.8.2 nathanw *
213 1.20.8.2 nathanw * 63 48 47 32 31 24 23 16 15 8 7 5 4 0
214 1.20.8.2 nathanw * +-------+------+------+-----+-------+---+--------+
215 1.20.8.2 nathanw * | manuf | impl | mask | - | maxtl | - | maxwin |
216 1.20.8.2 nathanw * +-------+------+------+-----+-------+---+--------+
217 1.20.8.2 nathanw *
218 1.20.8.2 nathanw */
219 1.20.8.2 nathanw
220 1.20.8.2 nathanw #define VER_MANUF 0xffff000000000000LL
221 1.20.8.2 nathanw #define VER_MANUF_SHIFT 48
222 1.20.8.2 nathanw #define VER_IMPL 0x0000ffff00000000LL
223 1.20.8.2 nathanw #define VER_IMPL_SHIFT 32
224 1.20.8.2 nathanw #define VER_MASK 0x00000000ff000000LL
225 1.20.8.2 nathanw #define VER_MASK_SHIFT 24
226 1.20.8.2 nathanw #define VER_MAXTL 0x000000000000ff00LL
227 1.20.8.2 nathanw #define VER_MAXTL_SHIFT 8
228 1.20.8.2 nathanw #define VER_MAXWIN 0x000000000000001fLL
229 1.20.8.2 nathanw
230 1.20.8.2 nathanw /*
231 1.20.8.2 nathanw * Here are a few things to help us transition between user and kernel mode:
232 1.20.8.2 nathanw */
233 1.20.8.2 nathanw
234 1.20.8.2 nathanw /* Memory models */
235 1.20.8.2 nathanw #define KERN_MM PSTATE_MM_TSO
236 1.20.8.2 nathanw #define USER_MM PSTATE_MM_RMO
237 1.20.8.2 nathanw
238 1.20.8.2 nathanw /*
239 1.20.8.2 nathanw * Register window handlers. These point to generic routines that check the
240 1.20.8.2 nathanw * stack pointer and then vector to the real handler. We could optimize this
241 1.20.8.2 nathanw * if we could guarantee only 32-bit or 64-bit stacks.
242 1.20.8.2 nathanw */
243 1.20.8.2 nathanw #define WSTATE_KERN 026
244 1.20.8.2 nathanw #define WSTATE_USER 022
245 1.20.8.2 nathanw
246 1.20.8.2 nathanw #define CWP 0x01f
247 1.20.8.2 nathanw
248 1.20.8.2 nathanw /* 64-byte alignment -- this seems the best place to put this. */
249 1.20.8.2 nathanw #define BLOCK_SIZE 64
250 1.20.8.2 nathanw #define BLOCK_ALIGN 0x3f
251 1.20.8.2 nathanw
252 1.20.8.2 nathanw #if defined(_KERNEL) && !defined(_LOCORE)
253 1.20.8.2 nathanw
254 1.20.8.2 nathanw extern u_int64_t ver; /* Copy of v9 version register. We need to read this only once, in locore.s. */
255 1.20.8.2 nathanw static __inline int getpstate __P((void));
256 1.20.8.2 nathanw static __inline void setpstate __P((int));
257 1.20.8.2 nathanw static __inline int getcwp __P((void));
258 1.20.8.2 nathanw static __inline void setcwp __P((int));
259 1.20.8.2 nathanw #ifndef SPLDEBUG
260 1.20.8.2 nathanw static __inline void splx __P((int));
261 1.20.8.2 nathanw #endif
262 1.20.8.2 nathanw static __inline u_int64_t getver __P((void));
263 1.20.8.2 nathanw
264 1.20.8.2 nathanw /*
265 1.20.8.2 nathanw * GCC pseudo-functions for manipulating privileged registers
266 1.20.8.2 nathanw */
267 1.20.8.2 nathanw static __inline int getpstate()
268 1.20.8.2 nathanw {
269 1.20.8.2 nathanw int pstate;
270 1.20.8.2 nathanw
271 1.20.8.2 nathanw __asm __volatile("rdpr %%pstate,%0" : "=r" (pstate));
272 1.20.8.2 nathanw return (pstate);
273 1.20.8.2 nathanw }
274 1.20.8.2 nathanw
275 1.20.8.2 nathanw static __inline void setpstate(newpstate)
276 1.20.8.2 nathanw int newpstate;
277 1.20.8.2 nathanw {
278 1.20.8.2 nathanw __asm __volatile("wrpr %0,0,%%pstate" : : "r" (newpstate));
279 1.20.8.2 nathanw }
280 1.20.8.2 nathanw
281 1.20.8.2 nathanw static __inline int getcwp()
282 1.20.8.2 nathanw {
283 1.20.8.2 nathanw int cwp;
284 1.20.8.2 nathanw
285 1.20.8.2 nathanw __asm __volatile("rdpr %%cwp,%0" : "=r" (cwp));
286 1.20.8.2 nathanw return (cwp);
287 1.20.8.2 nathanw }
288 1.20.8.2 nathanw
289 1.20.8.2 nathanw static __inline void setcwp(newcwp)
290 1.20.8.2 nathanw int newcwp;
291 1.20.8.2 nathanw {
292 1.20.8.2 nathanw __asm __volatile("wrpr %0,0,%%cwp" : : "r" (newcwp));
293 1.20.8.2 nathanw }
294 1.20.8.2 nathanw
295 1.20.8.2 nathanw static __inline u_int64_t getver()
296 1.20.8.2 nathanw {
297 1.20.8.2 nathanw u_int64_t ver;
298 1.20.8.2 nathanw
299 1.20.8.2 nathanw __asm __volatile("rdpr %%ver,%0" : "=r" (ver));
300 1.20.8.2 nathanw return (ver);
301 1.20.8.2 nathanw }
302 1.20.8.2 nathanw
303 1.20.8.2 nathanw /*
304 1.20.8.2 nathanw * GCC pseudo-functions for manipulating PIL
305 1.20.8.2 nathanw */
306 1.20.8.2 nathanw
307 1.20.8.2 nathanw #ifdef SPLDEBUG
308 1.20.8.2 nathanw void prom_printf __P((const char *fmt, ...));
309 1.20.8.2 nathanw extern int printspl;
310 1.20.8.2 nathanw #define SPLPRINT(x) \
311 1.20.8.2 nathanw { \
312 1.20.8.2 nathanw if (printspl) { \
313 1.20.8.2 nathanw int i = 10000000; \
314 1.20.8.2 nathanw prom_printf x ; \
315 1.20.8.2 nathanw while (i--) \
316 1.20.8.2 nathanw ; \
317 1.20.8.2 nathanw } \
318 1.20.8.2 nathanw }
319 1.20.8.2 nathanw #define SPL(name, newpil) \
320 1.20.8.2 nathanw static __inline int name##X __P((const char*, int)); \
321 1.20.8.2 nathanw static __inline int name##X(const char* file, int line) \
322 1.20.8.2 nathanw { \
323 1.20.8.2 nathanw int oldpil; \
324 1.20.8.2 nathanw __asm __volatile("rdpr %%pil,%0" : "=r" (oldpil)); \
325 1.20.8.2 nathanw SPLPRINT(("{%s:%d %d=>%d}", file, line, oldpil, newpil)); \
326 1.20.8.2 nathanw __asm __volatile("wrpr %%g0,%0,%%pil" : : "n" (newpil)); \
327 1.20.8.2 nathanw return (oldpil); \
328 1.20.8.2 nathanw }
329 1.20.8.2 nathanw /* A non-priority-decreasing version of SPL */
330 1.20.8.2 nathanw #define SPLHOLD(name, newpil) \
331 1.20.8.2 nathanw static __inline int name##X __P((const char*, int)); \
332 1.20.8.2 nathanw static __inline int name##X(const char* file, int line) \
333 1.20.8.2 nathanw { \
334 1.20.8.2 nathanw int oldpil; \
335 1.20.8.2 nathanw __asm __volatile("rdpr %%pil,%0" : "=r" (oldpil)); \
336 1.20.8.2 nathanw if (newpil <= oldpil) \
337 1.20.8.2 nathanw return oldpil; \
338 1.20.8.2 nathanw SPLPRINT(("{%s:%d %d->!d}", file, line, oldpil, newpil)); \
339 1.20.8.2 nathanw __asm __volatile("wrpr %%g0,%0,%%pil" : : "n" (newpil)); \
340 1.20.8.2 nathanw return (oldpil); \
341 1.20.8.2 nathanw }
342 1.20.8.2 nathanw
343 1.20.8.2 nathanw #else
344 1.20.8.2 nathanw #define SPLPRINT(x)
345 1.20.8.2 nathanw #define SPL(name, newpil) \
346 1.20.8.2 nathanw static __inline int name __P((void)); \
347 1.20.8.2 nathanw static __inline int name() \
348 1.20.8.2 nathanw { \
349 1.20.8.2 nathanw int oldpil; \
350 1.20.8.2 nathanw __asm __volatile("rdpr %%pil,%0" : "=r" (oldpil)); \
351 1.20.8.2 nathanw __asm __volatile("wrpr %%g0,%0,%%pil" : : "n" (newpil)); \
352 1.20.8.2 nathanw return (oldpil); \
353 1.20.8.2 nathanw }
354 1.20.8.2 nathanw /* A non-priority-decreasing version of SPL */
355 1.20.8.2 nathanw #define SPLHOLD(name, newpil) \
356 1.20.8.2 nathanw static __inline int name __P((void)); \
357 1.20.8.2 nathanw static __inline int name() \
358 1.20.8.2 nathanw { \
359 1.20.8.2 nathanw int oldpil; \
360 1.20.8.2 nathanw __asm __volatile("rdpr %%pil,%0" : "=r" (oldpil)); \
361 1.20.8.2 nathanw if (newpil <= oldpil) \
362 1.20.8.2 nathanw return oldpil; \
363 1.20.8.2 nathanw __asm __volatile("wrpr %%g0,%0,%%pil" : : "n" (newpil)); \
364 1.20.8.2 nathanw return (oldpil); \
365 1.20.8.2 nathanw }
366 1.20.8.2 nathanw #endif
367 1.20.8.2 nathanw
368 1.20.8.2 nathanw SPL(spl0, 0)
369 1.20.8.2 nathanw
370 1.20.8.2 nathanw SPL(spllowersoftclock, 1)
371 1.20.8.2 nathanw
372 1.20.8.2 nathanw SPLHOLD(splsoftint, 1)
373 1.20.8.2 nathanw #define splsoftclock splsoftint
374 1.20.8.2 nathanw #define splsoftnet splsoftint
375 1.20.8.2 nathanw
376 1.20.8.2 nathanw /* audio software interrupts are at software level 4 */
377 1.20.8.2 nathanw SPLHOLD(splausoft, PIL_AUSOFT)
378 1.20.8.2 nathanw
379 1.20.8.2 nathanw /* floppy software interrupts are at software level 4 too */
380 1.20.8.2 nathanw SPLHOLD(splfdsoft, PIL_FDSOFT)
381 1.20.8.2 nathanw
382 1.20.8.2 nathanw /* Block devices */
383 1.20.8.2 nathanw SPLHOLD(splbio, PIL_BIO)
384 1.20.8.2 nathanw
385 1.20.8.2 nathanw /* network hardware interrupts are at level 6 */
386 1.20.8.2 nathanw SPLHOLD(splnet, PIL_NET)
387 1.20.8.2 nathanw
388 1.20.8.2 nathanw /* tty input runs at software level 6 */
389 1.20.8.2 nathanw SPLHOLD(spltty, PIL_TTY)
390 1.20.8.2 nathanw
391 1.20.8.2 nathanw /* parallel port runs at software level 6 */
392 1.20.8.2 nathanw SPLHOLD(spllpt, PIL_LPT)
393 1.20.8.2 nathanw
394 1.20.8.2 nathanw /*
395 1.20.8.2 nathanw * Memory allocation (must be as high as highest network, tty, or disk device)
396 1.20.8.2 nathanw */
397 1.20.8.2 nathanw SPLHOLD(splvm, PIL_IMP)
398 1.20.8.2 nathanw
399 1.20.8.2 nathanw SPLHOLD(splclock, PIL_CLOCK)
400 1.20.8.2 nathanw
401 1.20.8.2 nathanw /* fd hardware interrupts are at level 11 */
402 1.20.8.2 nathanw SPLHOLD(splfd, PIL_FD)
403 1.20.8.2 nathanw
404 1.20.8.2 nathanw /* zs hardware interrupts are at level 12 */
405 1.20.8.2 nathanw SPLHOLD(splzs, PIL_SER)
406 1.20.8.2 nathanw SPLHOLD(splserial, PIL_SER)
407 1.20.8.2 nathanw
408 1.20.8.2 nathanw /* audio hardware interrupts are at level 13 */
409 1.20.8.2 nathanw SPLHOLD(splaudio, PIL_AUD)
410 1.20.8.2 nathanw
411 1.20.8.2 nathanw /* second sparc timer interrupts at level 14 */
412 1.20.8.2 nathanw SPLHOLD(splstatclock, 14)
413 1.20.8.2 nathanw
414 1.20.8.2 nathanw SPLHOLD(splsched, PIL_SCHED)
415 1.20.8.2 nathanw SPLHOLD(spllock, PIL_LOCK)
416 1.20.8.2 nathanw
417 1.20.8.2 nathanw SPLHOLD(splhigh, PIL_HIGH)
418 1.20.8.2 nathanw
419 1.20.8.2 nathanw /* splx does not have a return value */
420 1.20.8.2 nathanw #ifdef SPLDEBUG
421 1.20.8.2 nathanw #define spl0() spl0X(__FILE__, __LINE__)
422 1.20.8.2 nathanw #define spllowersoftclock() spllowersoftclockX(__FILE__, __LINE__)
423 1.20.8.2 nathanw #define splsoftint() splsoftintX(__FILE__, __LINE__)
424 1.20.8.2 nathanw #define splausoft() splausoftX(__FILE__, __LINE__)
425 1.20.8.2 nathanw #define splfdsoft() splfdsoftX(__FILE__, __LINE__)
426 1.20.8.2 nathanw #define splbio() splbioX(__FILE__, __LINE__)
427 1.20.8.2 nathanw #define splnet() splnetX(__FILE__, __LINE__)
428 1.20.8.2 nathanw #define spltty() splttyX(__FILE__, __LINE__)
429 1.20.8.2 nathanw #define spllpt() spllptX(__FILE__, __LINE__)
430 1.20.8.2 nathanw #define splvm() splvmX(__FILE__, __LINE__)
431 1.20.8.2 nathanw #define splclock() splclockX(__FILE__, __LINE__)
432 1.20.8.2 nathanw #define splfd() splfdX(__FILE__, __LINE__)
433 1.20.8.2 nathanw #define splzs() splzsX(__FILE__, __LINE__)
434 1.20.8.2 nathanw #define splserial() splzerialX(__FILE__, __LINE__)
435 1.20.8.2 nathanw #define splaudio() splaudioX(__FILE__, __LINE__)
436 1.20.8.2 nathanw #define splstatclock() splstatclockX(__FILE__, __LINE__)
437 1.20.8.2 nathanw #define splsched() splschedX(__FILE__, __LINE__)
438 1.20.8.2 nathanw #define spllock() spllockX(__FILE__, __LINE__)
439 1.20.8.2 nathanw #define splhigh() splhighX(__FILE__, __LINE__)
440 1.20.8.2 nathanw #define splx(x) splxX((x),__FILE__, __LINE__)
441 1.20.8.2 nathanw
442 1.20.8.2 nathanw static __inline void splxX __P((int, const char*, int));
443 1.20.8.2 nathanw static __inline void splxX(newpil, file, line)
444 1.20.8.2 nathanw int newpil;
445 1.20.8.2 nathanw const char *file;
446 1.20.8.2 nathanw int line;
447 1.20.8.2 nathanw #else
448 1.20.8.2 nathanw static __inline void splx(newpil)
449 1.20.8.2 nathanw int newpil;
450 1.20.8.2 nathanw #endif
451 1.20.8.2 nathanw {
452 1.20.8.2 nathanw #ifdef SPLDEBUG
453 1.20.8.2 nathanw int pil;
454 1.20.8.2 nathanw
455 1.20.8.2 nathanw __asm __volatile("rdpr %%pil,%0" : "=r" (pil));
456 1.20.8.2 nathanw SPLPRINT(("{%d->%d}", pil, newpil));
457 1.20.8.2 nathanw #endif
458 1.20.8.2 nathanw __asm __volatile("wrpr %%g0,%0,%%pil" : : "rn" (newpil));
459 1.20.8.2 nathanw }
460 1.20.8.2 nathanw #endif /* KERNEL && !_LOCORE */
461 1.20.8.2 nathanw
462 1.20.8.2 nathanw #endif /* PSR_IMPL */
463