Home | History | Annotate | Line # | Download | only in include
psl.h revision 1.36.30.2
      1  1.36.30.2       mjf /*	$NetBSD: psl.h,v 1.36.30.2 2007/12/27 00:43:21 mjf Exp $ */
      2        1.1       eeh 
      3        1.1       eeh /*
      4        1.1       eeh  * Copyright (c) 1992, 1993
      5        1.1       eeh  *	The Regents of the University of California.  All rights reserved.
      6        1.1       eeh  *
      7        1.1       eeh  * This software was developed by the Computer Systems Engineering group
      8        1.1       eeh  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
      9        1.1       eeh  * contributed to Berkeley.
     10        1.1       eeh  *
     11        1.1       eeh  * All advertising materials mentioning features or use of this software
     12        1.1       eeh  * must display the following acknowledgement:
     13        1.1       eeh  *	This product includes software developed by the University of
     14        1.1       eeh  *	California, Lawrence Berkeley Laboratory.
     15        1.1       eeh  *
     16        1.1       eeh  * Redistribution and use in source and binary forms, with or without
     17        1.1       eeh  * modification, are permitted provided that the following conditions
     18        1.1       eeh  * are met:
     19        1.1       eeh  * 1. Redistributions of source code must retain the above copyright
     20        1.1       eeh  *    notice, this list of conditions and the following disclaimer.
     21        1.1       eeh  * 2. Redistributions in binary form must reproduce the above copyright
     22        1.1       eeh  *    notice, this list of conditions and the following disclaimer in the
     23        1.1       eeh  *    documentation and/or other materials provided with the distribution.
     24       1.23       agc  * 3. Neither the name of the University nor the names of its contributors
     25        1.1       eeh  *    may be used to endorse or promote products derived from this software
     26        1.1       eeh  *    without specific prior written permission.
     27        1.1       eeh  *
     28        1.1       eeh  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     29        1.1       eeh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     30        1.1       eeh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     31        1.1       eeh  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     32        1.1       eeh  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     33        1.1       eeh  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     34        1.1       eeh  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     35        1.1       eeh  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     36        1.1       eeh  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     37        1.1       eeh  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     38        1.1       eeh  * SUCH DAMAGE.
     39        1.1       eeh  *
     40        1.1       eeh  *	@(#)psl.h	8.1 (Berkeley) 6/11/93
     41        1.1       eeh  */
     42        1.1       eeh 
     43        1.1       eeh #ifndef PSR_IMPL
     44        1.1       eeh 
     45        1.1       eeh /*
     46       1.19       mrg  * SPARC Process Status Register (in psl.h for hysterical raisins).  This
     47       1.19       mrg  * doesn't exist on the V9.
     48        1.1       eeh  *
     49        1.1       eeh  * The picture in the Sun manuals looks like this:
     50        1.1       eeh  *	                                     1 1
     51        1.1       eeh  *	 31   28 27   24 23   20 19       14 3 2 11    8 7 6 5 4       0
     52        1.1       eeh  *	+-------+-------+-------+-----------+-+-+-------+-+-+-+---------+
     53        1.1       eeh  *	|  impl |  ver  |  icc  |  reserved |E|E|  pil  |S|P|E|   CWP   |
     54        1.1       eeh  *	|       |       |n z v c|           |C|F|       | |S|T|         |
     55        1.1       eeh  *	+-------+-------+-------+-----------+-+-+-------+-+-+-+---------+
     56        1.1       eeh  */
     57        1.1       eeh 
     58       1.19       mrg #define PSR_IMPL	0xf0000000	/* implementation */
     59       1.19       mrg #define PSR_VER		0x0f000000	/* version */
     60       1.19       mrg #define PSR_ICC		0x00f00000	/* integer condition codes */
     61       1.19       mrg #define PSR_N		0x00800000	/* negative */
     62       1.19       mrg #define PSR_Z		0x00400000	/* zero */
     63       1.19       mrg #define PSR_O		0x00200000	/* overflow */
     64       1.19       mrg #define PSR_C		0x00100000	/* carry */
     65       1.19       mrg #define PSR_EC		0x00002000	/* coprocessor enable */
     66       1.19       mrg #define PSR_EF		0x00001000	/* FP enable */
     67       1.19       mrg #define PSR_PIL		0x00000f00	/* interrupt level */
     68       1.19       mrg #define PSR_S		0x00000080	/* supervisor (kernel) mode */
     69       1.19       mrg #define PSR_PS		0x00000040	/* previous supervisor mode (traps) */
     70       1.19       mrg #define PSR_ET		0x00000020	/* trap enable */
     71       1.19       mrg #define PSR_CWP		0x0000001f	/* current window pointer */
     72        1.1       eeh 
     73       1.19       mrg #define PSR_BITS "\20\16EC\15EF\10S\7PS\6ET"
     74        1.1       eeh 
     75        1.1       eeh /* Interesting spl()s */
     76        1.1       eeh #define PIL_SCSI	3
     77        1.1       eeh #define PIL_FDSOFT	4
     78       1.19       mrg #define PIL_AUSOFT	4
     79        1.1       eeh #define PIL_BIO		5
     80        1.1       eeh #define PIL_VIDEO	5
     81       1.19       mrg #define PIL_TTY		6
     82       1.19       mrg #define PIL_LPT		6
     83       1.19       mrg #define PIL_NET		6
     84       1.33      yamt #define PIL_VM		7
     85       1.24    petrov #define	PIL_AUD		8
     86       1.19       mrg #define PIL_CLOCK	10
     87        1.1       eeh #define PIL_FD		11
     88        1.1       eeh #define PIL_SER		12
     89       1.33      yamt #define	PIL_STATCLOCK	14
     90       1.19       mrg #define PIL_HIGH	15
     91       1.19       mrg #define PIL_SCHED	PIL_CLOCK
     92       1.19       mrg #define PIL_LOCK	PIL_HIGH
     93        1.1       eeh 
     94        1.1       eeh /*
     95        1.1       eeh  * SPARC V9 CCR register
     96        1.1       eeh  */
     97        1.1       eeh 
     98        1.5       eeh #define ICC_C	0x01L
     99        1.5       eeh #define ICC_V	0x02L
    100        1.5       eeh #define ICC_Z	0x04L
    101        1.5       eeh #define ICC_N	0x08L
    102        1.1       eeh #define XCC_SHIFT	4
    103        1.1       eeh #define XCC_C	(ICC_C<<XCC_SHIFT)
    104        1.1       eeh #define XCC_V	(ICC_V<<XCC_SHIFT)
    105        1.1       eeh #define XCC_Z	(ICC_Z<<XCC_SHIFT)
    106        1.1       eeh #define XCC_N	(ICC_N<<XCC_SHIFT)
    107        1.1       eeh 
    108        1.1       eeh 
    109        1.1       eeh /*
    110        1.1       eeh  * SPARC V9 PSTATE register (what replaces the PSR in V9)
    111        1.1       eeh  *
    112        1.1       eeh  * Here's the layout:
    113        1.1       eeh  *
    114        1.1       eeh  *    11   10    9     8   7  6   5     4     3     2     1   0
    115        1.1       eeh  *  +------------------------------------------------------------+
    116        1.1       eeh  *  | IG | MG | CLE | TLE | MM | RED | PEF | AM | PRIV | IE | AG |
    117        1.1       eeh  *  +------------------------------------------------------------+
    118        1.1       eeh  */
    119        1.1       eeh 
    120        1.1       eeh #define PSTATE_IG	0x800	/* enable spitfire interrupt globals */
    121        1.1       eeh #define PSTATE_MG	0x400	/* enable spitfire MMU globals */
    122        1.1       eeh #define PSTATE_CLE	0x200	/* current little endian */
    123        1.1       eeh #define PSTATE_TLE	0x100	/* traps little endian */
    124        1.1       eeh #define PSTATE_MM	0x0c0	/* memory model */
    125        1.1       eeh #define PSTATE_MM_TSO	0x000	/* total store order */
    126        1.1       eeh #define PSTATE_MM_PSO	0x040	/* partial store order */
    127        1.1       eeh #define PSTATE_MM_RMO	0x080	/* Relaxed memory order */
    128        1.1       eeh #define PSTATE_RED	0x020	/* RED state */
    129        1.1       eeh #define PSTATE_PEF	0x010	/* enable floating point */
    130        1.1       eeh #define PSTATE_AM	0x008	/* 32-bit address masking */
    131        1.1       eeh #define PSTATE_PRIV	0x004	/* privileged mode */
    132        1.1       eeh #define PSTATE_IE	0x002	/* interrupt enable */
    133        1.1       eeh #define PSTATE_AG	0x001	/* enable alternate globals */
    134        1.1       eeh 
    135       1.19       mrg #define PSTATE_BITS "\20\14IG\13MG\12CLE\11TLE\10\7MM\6RED\5PEF\4AM\3PRIV\2IE\1AG"
    136        1.1       eeh 
    137       1.12       eeh 
    138       1.12       eeh /*
    139       1.12       eeh  * 32-bit code requires TSO or at best PSO since that's what's supported on
    140       1.12       eeh  * SPARC V8 and earlier machines.
    141       1.12       eeh  *
    142       1.12       eeh  * 64-bit code sets the memory model in the ELF header.
    143       1.12       eeh  *
    144       1.12       eeh  * We're running kernel code in TSO for the moment so we don't need to worry
    145       1.12       eeh  * about possible memory barrier bugs.
    146       1.12       eeh  */
    147       1.12       eeh 
    148        1.6       mrg #ifdef __arch64__
    149        1.4       eeh #define PSTATE_PROM	(PSTATE_MM_TSO|PSTATE_PRIV)
    150        1.4       eeh #define PSTATE_NUCLEUS	(PSTATE_MM_TSO|PSTATE_PRIV|PSTATE_AG)
    151        1.4       eeh #define PSTATE_KERN	(PSTATE_MM_TSO|PSTATE_PRIV)
    152        1.4       eeh #define PSTATE_INTR	(PSTATE_KERN|PSTATE_IE)
    153       1.12       eeh #define PSTATE_USER32	(PSTATE_MM_TSO|PSTATE_AM|PSTATE_IE)
    154       1.13       eeh #define PSTATE_USER	(PSTATE_MM_RMO|PSTATE_IE)
    155        1.4       eeh #else
    156        1.1       eeh #define PSTATE_PROM	(PSTATE_MM_TSO|PSTATE_PRIV)
    157        1.1       eeh #define PSTATE_NUCLEUS	(PSTATE_MM_TSO|PSTATE_AM|PSTATE_PRIV|PSTATE_AG)
    158        1.1       eeh #define PSTATE_KERN	(PSTATE_MM_TSO|PSTATE_AM|PSTATE_PRIV)
    159        1.1       eeh #define PSTATE_INTR	(PSTATE_KERN|PSTATE_IE)
    160       1.12       eeh #define PSTATE_USER32	(PSTATE_MM_TSO|PSTATE_AM|PSTATE_IE)
    161       1.12       eeh #define PSTATE_USER	(PSTATE_MM_TSO|PSTATE_AM|PSTATE_IE)
    162        1.1       eeh #endif
    163        1.1       eeh 
    164       1.19       mrg 
    165        1.1       eeh /*
    166        1.1       eeh  * SPARC V9 TSTATE register
    167        1.1       eeh  *
    168        1.1       eeh  *   39 32 31 24 23 18  17   8	7 5 4   0
    169        1.1       eeh  *  +-----+-----+-----+--------+---+-----+
    170        1.1       eeh  *  | CCR | ASI |  -  | PSTATE | - | CWP |
    171        1.1       eeh  *  +-----+-----+-----+--------+---+-----+
    172       1.19       mrg  */
    173        1.1       eeh 
    174        1.1       eeh #define TSTATE_CWP		0x01f
    175        1.1       eeh #define TSTATE_PSTATE		0x6ff00
    176        1.1       eeh #define TSTATE_PSTATE_SHIFT	8
    177        1.1       eeh #define TSTATE_ASI		0xff000000LL
    178        1.1       eeh #define TSTATE_ASI_SHIFT	24
    179        1.1       eeh #define TSTATE_CCR		0xff00000000LL
    180        1.1       eeh #define TSTATE_CCR_SHIFT	32
    181        1.1       eeh 
    182        1.1       eeh #define PSRCC_TO_TSTATE(x)	(((int64_t)(x)&PSR_ICC)<<(TSTATE_CCR_SHIFT-19))
    183        1.1       eeh #define TSTATECCR_TO_PSR(x)	(((x)&TSTATE_CCR)>>(TSTATE_CCR_SHIFT-19))
    184        1.1       eeh 
    185        1.1       eeh /*
    186        1.1       eeh  * These are here to simplify life.
    187        1.1       eeh  */
    188        1.1       eeh #define TSTATE_IG	(PSTATE_IG<<TSTATE_PSTATE_SHIFT)
    189        1.1       eeh #define TSTATE_MG	(PSTATE_MG<<TSTATE_PSTATE_SHIFT)
    190        1.1       eeh #define TSTATE_CLE	(PSTATE_CLE<<TSTATE_PSTATE_SHIFT)
    191        1.1       eeh #define TSTATE_TLE	(PSTATE_TLE<<TSTATE_PSTATE_SHIFT)
    192        1.1       eeh #define TSTATE_MM	(PSTATE_MM<<TSTATE_PSTATE_SHIFT)
    193        1.1       eeh #define TSTATE_MM_TSO	(PSTATE_MM_TSO<<TSTATE_PSTATE_SHIFT)
    194        1.1       eeh #define TSTATE_MM_PSO	(PSTATE_MM_PSO<<TSTATE_PSTATE_SHIFT)
    195        1.1       eeh #define TSTATE_MM_RMO	(PSTATE_MM_RMO<<TSTATE_PSTATE_SHIFT)
    196        1.1       eeh #define TSTATE_RED	(PSTATE_RED<<TSTATE_PSTATE_SHIFT)
    197        1.1       eeh #define TSTATE_PEF	(PSTATE_PEF<<TSTATE_PSTATE_SHIFT)
    198        1.1       eeh #define TSTATE_AM	(PSTATE_AM<<TSTATE_PSTATE_SHIFT)
    199        1.1       eeh #define TSTATE_PRIV	(PSTATE_PRIV<<TSTATE_PSTATE_SHIFT)
    200        1.1       eeh #define TSTATE_IE	(PSTATE_IE<<TSTATE_PSTATE_SHIFT)
    201        1.1       eeh #define TSTATE_AG	(PSTATE_AG<<TSTATE_PSTATE_SHIFT)
    202        1.1       eeh 
    203       1.19       mrg #define TSTATE_BITS "\20\14IG\13MG\12CLE\11TLE\10\7MM\6RED\5PEF\4AM\3PRIV\2IE\1AG"
    204        1.1       eeh 
    205        1.1       eeh #define TSTATE_KERN	((TSTATE_KERN)<<TSTATE_PSTATE_SHIFT)
    206        1.1       eeh #define TSTATE_USER	((TSTATE_USER)<<TSTATE_PSTATE_SHIFT)
    207        1.1       eeh /*
    208        1.1       eeh  * SPARC V9 VER version register.
    209        1.1       eeh  *
    210        1.1       eeh  *  63   48 47  32 31  24 23 16 15    8 7 5 4      0
    211        1.1       eeh  * +-------+------+------+-----+-------+---+--------+
    212        1.1       eeh  * | manuf | impl | mask |  -  | maxtl | - | maxwin |
    213        1.1       eeh  * +-------+------+------+-----+-------+---+--------+
    214        1.1       eeh  *
    215        1.1       eeh  */
    216        1.1       eeh 
    217        1.1       eeh #define VER_MANUF	0xffff000000000000LL
    218        1.1       eeh #define VER_MANUF_SHIFT	48
    219        1.1       eeh #define VER_IMPL	0x0000ffff00000000LL
    220        1.1       eeh #define VER_IMPL_SHIFT	32
    221        1.1       eeh #define VER_MASK	0x00000000ff000000LL
    222        1.1       eeh #define VER_MASK_SHIFT	24
    223        1.1       eeh #define VER_MAXTL	0x000000000000ff00LL
    224        1.1       eeh #define VER_MAXTL_SHIFT	8
    225        1.1       eeh #define VER_MAXWIN	0x000000000000001fLL
    226        1.1       eeh 
    227        1.1       eeh /*
    228        1.1       eeh  * Here are a few things to help us transition between user and kernel mode:
    229        1.1       eeh  */
    230        1.1       eeh 
    231        1.1       eeh /* Memory models */
    232        1.1       eeh #define KERN_MM		PSTATE_MM_TSO
    233        1.1       eeh #define USER_MM		PSTATE_MM_RMO
    234        1.1       eeh 
    235        1.4       eeh /*
    236        1.4       eeh  * Register window handlers.  These point to generic routines that check the
    237        1.4       eeh  * stack pointer and then vector to the real handler.  We could optimize this
    238        1.4       eeh  * if we could guarantee only 32-bit or 64-bit stacks.
    239        1.4       eeh  */
    240        1.1       eeh #define WSTATE_KERN	026
    241        1.1       eeh #define WSTATE_USER	022
    242        1.1       eeh 
    243        1.1       eeh #define CWP		0x01f
    244        1.1       eeh 
    245        1.1       eeh /* 64-byte alignment -- this seems the best place to put this. */
    246        1.1       eeh #define BLOCK_SIZE	64
    247        1.1       eeh #define BLOCK_ALIGN	0x3f
    248        1.1       eeh 
    249        1.1       eeh #if defined(_KERNEL) && !defined(_LOCORE)
    250        1.1       eeh 
    251        1.1       eeh /*
    252       1.28   thorpej  * Inlines for manipulating privileged registers
    253        1.1       eeh  */
    254       1.31     perry static __inline int
    255       1.28   thorpej getpstate(void)
    256        1.1       eeh {
    257        1.1       eeh 	int pstate;
    258        1.1       eeh 
    259       1.30     perry 	__asm volatile("rdpr %%pstate,%0" : "=r" (pstate));
    260        1.1       eeh 	return (pstate);
    261        1.1       eeh }
    262        1.1       eeh 
    263       1.31     perry static __inline void
    264       1.28   thorpej setpstate(int newpstate)
    265        1.1       eeh {
    266  1.36.30.2       mjf 	__asm volatile("wrpr %0,0,%%pstate" : : "r" (newpstate) : "memory");
    267        1.1       eeh }
    268        1.1       eeh 
    269       1.31     perry static __inline int
    270       1.28   thorpej getcwp(void)
    271        1.1       eeh {
    272        1.1       eeh 	int cwp;
    273        1.1       eeh 
    274       1.30     perry 	__asm volatile("rdpr %%cwp,%0" : "=r" (cwp));
    275        1.1       eeh 	return (cwp);
    276        1.1       eeh }
    277        1.1       eeh 
    278       1.31     perry static __inline void
    279       1.28   thorpej setcwp(int newcwp)
    280        1.1       eeh {
    281  1.36.30.2       mjf 	__asm volatile("wrpr %0,0,%%cwp" : : "r" (newcwp) : "memory");
    282        1.1       eeh }
    283        1.1       eeh 
    284       1.31     perry static __inline uint64_t
    285       1.28   thorpej getver(void)
    286        1.1       eeh {
    287       1.28   thorpej 	uint64_t ver;
    288        1.1       eeh 
    289       1.30     perry 	__asm volatile("rdpr %%ver,%0" : "=r" (ver));
    290        1.1       eeh 	return (ver);
    291        1.1       eeh }
    292        1.1       eeh 
    293       1.31     perry static __inline int
    294       1.26       chs intr_disable(void)
    295       1.26       chs {
    296       1.26       chs 	int pstate = getpstate();
    297       1.26       chs 
    298       1.26       chs 	setpstate(pstate & ~PSTATE_IE);
    299       1.26       chs 	return (pstate);
    300       1.26       chs }
    301       1.26       chs 
    302       1.31     perry static __inline void
    303       1.26       chs intr_restore(int pstate)
    304       1.26       chs {
    305       1.26       chs 	setpstate(pstate);
    306       1.26       chs }
    307       1.26       chs 
    308        1.1       eeh /*
    309        1.1       eeh  * GCC pseudo-functions for manipulating PIL
    310        1.1       eeh  */
    311        1.1       eeh 
    312        1.1       eeh #ifdef SPLDEBUG
    313       1.32       cdi void prom_printf(const char *fmt, ...);
    314        1.1       eeh extern int printspl;
    315       1.21       chs #define SPLPRINT(x) \
    316       1.21       chs { \
    317       1.21       chs 	if (printspl) { \
    318       1.21       chs 		int i = 10000000; \
    319       1.21       chs 		prom_printf x ; \
    320       1.21       chs 		while (i--) \
    321       1.21       chs 			; \
    322       1.21       chs 	} \
    323       1.21       chs }
    324        1.1       eeh #define	SPL(name, newpil) \
    325       1.31     perry static __inline int name##X(const char* file, int line) \
    326        1.1       eeh { \
    327        1.1       eeh 	int oldpil; \
    328       1.30     perry 	__asm volatile("rdpr %%pil,%0" : "=r" (oldpil)); \
    329        1.1       eeh 	SPLPRINT(("{%s:%d %d=>%d}", file, line, oldpil, newpil)); \
    330  1.36.30.2       mjf 	__asm volatile("wrpr %%g0,%0,%%pil" : : "n" (newpil) : "memory"); \
    331        1.1       eeh 	return (oldpil); \
    332        1.1       eeh }
    333        1.1       eeh /* A non-priority-decreasing version of SPL */
    334        1.1       eeh #define	SPLHOLD(name, newpil) \
    335       1.31     perry static __inline int name##X(const char* file, int line) \
    336        1.1       eeh { \
    337        1.1       eeh 	int oldpil; \
    338       1.30     perry 	__asm volatile("rdpr %%pil,%0" : "=r" (oldpil)); \
    339        1.1       eeh 	if (newpil <= oldpil) \
    340        1.1       eeh 		return oldpil; \
    341        1.1       eeh 	SPLPRINT(("{%s:%d %d->!d}", file, line, oldpil, newpil)); \
    342  1.36.30.2       mjf 	__asm volatile("wrpr %%g0,%0,%%pil" : : "n" (newpil) : "memory"); \
    343        1.1       eeh 	return (oldpil); \
    344        1.1       eeh }
    345        1.1       eeh 
    346        1.1       eeh #else
    347        1.1       eeh #define SPLPRINT(x)
    348        1.1       eeh #define	SPL(name, newpil) \
    349       1.31     perry static __inline int name(void) \
    350        1.1       eeh { \
    351        1.1       eeh 	int oldpil; \
    352       1.30     perry 	__asm volatile("rdpr %%pil,%0" : "=r" (oldpil)); \
    353  1.36.30.2       mjf 	__asm volatile("wrpr %%g0,%0,%%pil" : : "n" (newpil) : "memory"); \
    354        1.1       eeh 	return (oldpil); \
    355        1.1       eeh }
    356        1.1       eeh /* A non-priority-decreasing version of SPL */
    357        1.1       eeh #define	SPLHOLD(name, newpil) \
    358       1.31     perry static __inline int name(void) \
    359        1.1       eeh { \
    360        1.1       eeh 	int oldpil; \
    361       1.30     perry 	__asm volatile("rdpr %%pil,%0" : "=r" (oldpil)); \
    362        1.1       eeh 	if (newpil <= oldpil) \
    363        1.1       eeh 		return oldpil; \
    364  1.36.30.2       mjf 	__asm volatile("wrpr %%g0,%0,%%pil" : : "n" (newpil) : "memory"); \
    365        1.1       eeh 	return (oldpil); \
    366        1.1       eeh }
    367        1.1       eeh #endif
    368        1.1       eeh 
    369       1.35        ad typedef uint8_t ipl_t;
    370       1.34      yamt typedef struct {
    371       1.34      yamt 	ipl_t _ipl;
    372       1.34      yamt } ipl_cookie_t;
    373       1.34      yamt 
    374       1.34      yamt static inline ipl_cookie_t
    375       1.34      yamt makeiplcookie(ipl_t ipl)
    376       1.34      yamt {
    377       1.34      yamt 
    378       1.34      yamt 	return (ipl_cookie_t){._ipl = ipl};
    379       1.34      yamt }
    380       1.34      yamt 
    381       1.33      yamt static __inline int __attribute__((__unused__))
    382       1.34      yamt splraiseipl(ipl_cookie_t icookie)
    383       1.33      yamt {
    384       1.34      yamt 	int newpil = icookie._ipl;
    385       1.33      yamt 	int oldpil;
    386       1.33      yamt 
    387       1.33      yamt 	/*
    388       1.33      yamt 	 * NetBSD/sparc64's IPL_* constants equate directly to the
    389       1.33      yamt 	 * corresponding PIL_* names; no need to map them here.
    390       1.33      yamt 	 */
    391       1.33      yamt 	__asm __volatile("rdpr %%pil,%0" : "=r" (oldpil));
    392       1.33      yamt 	if (newpil <= oldpil)
    393       1.33      yamt 		return (oldpil);
    394  1.36.30.2       mjf 	__asm __volatile("wrpr %0,0,%%pil" : : "r" (newpil) : "memory");
    395       1.33      yamt 	return (oldpil);
    396       1.33      yamt }
    397       1.33      yamt 
    398        1.1       eeh SPL(spl0, 0)
    399        1.1       eeh 
    400       1.11   thorpej SPLHOLD(splsoftint, 1)
    401       1.11   thorpej #define	splsoftclock	splsoftint
    402        1.1       eeh #define	splsoftnet	splsoftint
    403        1.1       eeh 
    404       1.22  nakayama SPLHOLD(splsoftserial, 4)
    405       1.22  nakayama 
    406        1.1       eeh /* audio software interrupts are at software level 4 */
    407        1.1       eeh SPLHOLD(splausoft, PIL_AUSOFT)
    408        1.1       eeh 
    409        1.1       eeh /* floppy software interrupts are at software level 4 too */
    410        1.1       eeh SPLHOLD(splfdsoft, PIL_FDSOFT)
    411        1.1       eeh 
    412        1.1       eeh /*
    413        1.1       eeh  * Memory allocation (must be as high as highest network, tty, or disk device)
    414        1.1       eeh  */
    415       1.33      yamt SPLHOLD(splvm, PIL_VM)
    416        1.1       eeh 
    417        1.1       eeh /* fd hardware interrupts are at level 11 */
    418        1.1       eeh SPLHOLD(splfd, PIL_FD)
    419        1.1       eeh 
    420        1.1       eeh /* zs hardware interrupts are at level 12 */
    421        1.1       eeh SPLHOLD(splzs, PIL_SER)
    422        1.7       eeh SPLHOLD(splserial, PIL_SER)
    423        1.1       eeh 
    424        1.1       eeh /* audio hardware interrupts are at level 13 */
    425        1.1       eeh SPLHOLD(splaudio, PIL_AUD)
    426        1.1       eeh 
    427        1.1       eeh /* second sparc timer interrupts at level 14 */
    428       1.33      yamt SPLHOLD(splstatclock, PIL_STATCLOCK)
    429        1.1       eeh 
    430       1.16       eeh SPLHOLD(splsched, PIL_SCHED)
    431       1.16       eeh SPLHOLD(spllock, PIL_LOCK)
    432       1.14   thorpej 
    433       1.25    petrov SPLHOLD(splipi, PIL_HIGH)
    434       1.25    petrov 
    435       1.16       eeh SPLHOLD(splhigh, PIL_HIGH)
    436        1.1       eeh 
    437        1.1       eeh /* splx does not have a return value */
    438        1.1       eeh #ifdef SPLDEBUG
    439        1.1       eeh #define	spl0()	spl0X(__FILE__, __LINE__)
    440        1.1       eeh #define	splsoftint()	splsoftintX(__FILE__, __LINE__)
    441       1.22  nakayama #define	splsoftserial()	splsoftserialX(__FILE__, __LINE__)
    442        1.1       eeh #define	splausoft()	splausoftX(__FILE__, __LINE__)
    443        1.1       eeh #define	splfdsoft()	splfdsoftX(__FILE__, __LINE__)
    444       1.18   thorpej #define	splvm()		splvmX(__FILE__, __LINE__)
    445        1.1       eeh #define	splclock()	splclockX(__FILE__, __LINE__)
    446        1.1       eeh #define	splfd()		splfdX(__FILE__, __LINE__)
    447        1.1       eeh #define	splzs()		splzsX(__FILE__, __LINE__)
    448        1.7       eeh #define	splserial()	splzerialX(__FILE__, __LINE__)
    449        1.1       eeh #define	splaudio()	splaudioX(__FILE__, __LINE__)
    450        1.1       eeh #define	splstatclock()	splstatclockX(__FILE__, __LINE__)
    451       1.16       eeh #define	splsched()	splschedX(__FILE__, __LINE__)
    452       1.16       eeh #define	spllock()	spllockX(__FILE__, __LINE__)
    453        1.1       eeh #define	splhigh()	splhighX(__FILE__, __LINE__)
    454        1.1       eeh #define splx(x)		splxX((x),__FILE__, __LINE__)
    455       1.25    petrov #define splipi()	splhighX(__FILE__, __LINE__)
    456        1.1       eeh 
    457       1.31     perry static __inline void splxX(int newpil, const char *file, int line)
    458        1.1       eeh #else
    459       1.31     perry static __inline void splx(int newpil)
    460        1.1       eeh #endif
    461        1.1       eeh {
    462       1.21       chs #ifdef SPLDEBUG
    463        1.1       eeh 	int pil;
    464        1.1       eeh 
    465       1.30     perry 	__asm volatile("rdpr %%pil,%0" : "=r" (pil));
    466       1.21       chs 	SPLPRINT(("{%d->%d}", pil, newpil));
    467       1.21       chs #endif
    468  1.36.30.2       mjf 	__asm volatile("wrpr %%g0,%0,%%pil" : : "rn" (newpil) : "memory");
    469        1.1       eeh }
    470        1.1       eeh #endif /* KERNEL && !_LOCORE */
    471        1.1       eeh 
    472        1.1       eeh #endif /* PSR_IMPL */
    473