Home | History | Annotate | Line # | Download | only in include
pte.h revision 1.12.2.4
      1  1.12.2.4    skrll /*	$NetBSD: pte.h,v 1.12.2.4 2005/03/04 16:39:11 skrll Exp $ */
      2       1.1      eeh 
      3       1.1      eeh /*
      4       1.5      eeh  * Copyright (c) 1996-1999 Eduardo Horvath
      5       1.1      eeh  *
      6       1.1      eeh  * Redistribution and use in source and binary forms, with or without
      7       1.1      eeh  * modification, are permitted provided that the following conditions
      8       1.1      eeh  * are met:
      9       1.1      eeh  * 1. Redistributions of source code must retain the above copyright
     10       1.1      eeh  *    notice, this list of conditions and the following disclaimer.
     11       1.5      eeh  *
     12       1.5      eeh  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR  ``AS IS'' AND
     13       1.1      eeh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     14       1.1      eeh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     15       1.5      eeh  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR  BE LIABLE
     16       1.1      eeh  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     17       1.1      eeh  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     18       1.1      eeh  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     19       1.1      eeh  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     20       1.1      eeh  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     21       1.1      eeh  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     22       1.1      eeh  * SUCH DAMAGE.
     23       1.1      eeh  *
     24       1.1      eeh  */
     25       1.9  darrenr 
     26       1.9  darrenr #if defined(_KERNEL_OPT)
     27       1.9  darrenr #include "opt_sparc_arch.h"
     28       1.9  darrenr #endif
     29       1.1      eeh 
     30       1.1      eeh /*
     31       1.1      eeh  * Address translation works as follows:
     32       1.1      eeh  *
     33       1.1      eeh  **
     34       1.1      eeh  * For sun4u:
     35       1.1      eeh  *
     36       1.1      eeh  *	Take your pick; it's all S/W anyway.  We'll start by emulating a sun4.
     37       1.1      eeh  *	Oh, here's the sun4u TTE for reference:
     38       1.1      eeh  *
     39       1.1      eeh  *	struct sun4u_tte {
     40       1.1      eeh  *		u_int64	tag_g:1,	(global flag)
     41       1.1      eeh  *			tag_ctxt:15,	(context for mapping)
     42       1.1      eeh  *			tag_unassigned:6,
     43       1.1      eeh  *			tag_va:42;	(virtual address bits<64:22>)
     44       1.1      eeh  *		u_int64	data_v:1,	(valid bit)
     45       1.1      eeh  *			data_size:2,	(page size [8K*8**<SIZE>])
     46       1.1      eeh  *			data_nfo:1,	(no-fault only)
     47       1.1      eeh  *			data_ie:1,	(invert endianness [inefficient])
     48       1.1      eeh  *			data_soft2:2,	(reserved for S/W)
     49       1.1      eeh  *			data_pa:36,	(physical address)
     50       1.1      eeh  *			data_soft:6,	(reserved for S/W)
     51       1.1      eeh  *			data_lock:1,	(lock into TLB)
     52       1.1      eeh  *			data_cacheable:2,	(cacheability control)
     53       1.1      eeh  *			data_e:1,	(explicit accesses only)
     54       1.1      eeh  *			data_priv:1,	(privileged page)
     55      1.12      wiz  *			data_w:1,	(writable)
     56       1.1      eeh  *			data_g:1;	(same as tag_g)
     57       1.1      eeh  *	};
     58       1.1      eeh  */
     59       1.1      eeh 
     60       1.1      eeh /* virtual address to virtual page number */
     61       1.8      mrg #define	VA_SUN4_VPG(va)		(((int)(va) >> 13) & 31)
     62       1.8      mrg #define	VA_SUN4C_VPG(va)	(((int)(va) >> 12) & 63)
     63       1.1      eeh #define	VA_SUN4U_VPG(va)	(((int)(va) >> 13) & 31)
     64       1.1      eeh 
     65       1.1      eeh /* virtual address to offset within page */
     66       1.8      mrg #define VA_SUN4_OFF(va)       	(((int)(va)) & 0x1FFF)
     67       1.8      mrg #define VA_SUN4C_OFF(va)     	(((int)(va)) & 0xFFF)
     68       1.1      eeh #define VA_SUN4U_OFF(va)       	(((int)(va)) & 0x1FFF)
     69       1.1      eeh 
     70       1.1      eeh /* When we go to 64-bit VAs we need to handle the hole */
     71       1.1      eeh #define VA_VPG(va)	VA_SUN4U_VPG(va)
     72       1.1      eeh #define VA_OFF(va)	VA_SUN4U_OFF(va)
     73       1.1      eeh 
     74       1.1      eeh #define PG_SHIFT4U	13
     75       1.1      eeh #define MMU_PAGE_ALIGN	8192
     76       1.1      eeh 
     77       1.1      eeh /* If you know where a tte is in the tsb, how do you find its va? */
     78       1.1      eeh #define TSBVA(i)	((tsb[(i)].tag.f.tag_va<<22)|(((i)<<13)&0x3ff000))
     79       1.1      eeh 
     80       1.1      eeh #ifndef _LOCORE
     81       1.1      eeh /*
     82       1.1      eeh  *  This is the spitfire TTE.
     83       1.1      eeh  *
     84       1.1      eeh  *  We could use bitmasks and shifts to construct this if
     85       1.1      eeh  *  we had a 64-bit compiler w/64-bit longs.  Otherwise it's
     86       1.1      eeh  *  a real pain to do this in C.
     87       1.1      eeh  */
     88       1.7      eeh #if 0
     89       1.7      eeh /* We don't use bitfeilds anyway. */
     90       1.1      eeh struct sun4u_tag_fields {
     91       1.1      eeh 	u_int64_t	tag_g:1,	/* global flag */
     92       1.1      eeh 		tag_ctxt:15,	/* context for mapping */
     93       1.1      eeh 		tag_unassigned:6,
     94       1.1      eeh 		tag_va:42;	/* virtual address bits<64:22> */
     95       1.1      eeh };
     96       1.1      eeh union sun4u_tag { struct sun4u_tag_fields f; int64_t tag; };
     97       1.1      eeh struct sun4u_data_fields {
     98       1.1      eeh 	u_int64_t	data_v:1,	/* valid bit */
     99       1.1      eeh 		data_size:2,	/* page size [8K*8**<SIZE>] */
    100       1.1      eeh 		data_nfo:1,	/* no-fault only */
    101       1.1      eeh 		data_ie:1,	/* invert endianness [inefficient] */
    102       1.1      eeh 		data_soft2:2,	/* reserved for S/W */
    103       1.1      eeh 		data_pa:36,	/* physical address */
    104       1.1      eeh 		data_accessed:1,/* S/W accessed bit */
    105       1.1      eeh 		data_modified:1,/* S/W modified bit */
    106       1.1      eeh 		data_realw:1,	/* S/W real writable bit (to manage modified) */
    107       1.1      eeh 		data_tsblock:1,	/* S/W TSB locked entry */
    108       1.1      eeh 		data_exec:1,	/* S/W Executable */
    109       1.1      eeh 		data_onlyexec:1,/* S/W Executable only */
    110       1.1      eeh 		data_lock:1,	/* lock into TLB */
    111       1.1      eeh 		data_cacheable:2,	/* cacheability control */
    112       1.1      eeh 		data_e:1,	/* explicit accesses only */
    113       1.1      eeh 		data_priv:1,	/* privileged page */
    114      1.12      wiz 		data_w:1,	/* writable */
    115       1.1      eeh 		data_g:1;	/* same as tag_g */
    116       1.1      eeh };
    117       1.1      eeh union sun4u_data { struct sun4u_data_fields f; int64_t data; };
    118       1.1      eeh struct sun4u_tte {
    119       1.1      eeh 	union sun4u_tag tag;
    120       1.1      eeh 	union sun4u_data data;
    121       1.1      eeh };
    122       1.7      eeh #else
    123       1.7      eeh struct sun4u_tte {
    124       1.7      eeh 	int64_t tag;
    125       1.7      eeh 	int64_t data;
    126       1.7      eeh };
    127       1.7      eeh #endif
    128       1.1      eeh typedef struct sun4u_tte pte_t;
    129       1.1      eeh 
    130  1.12.2.1    skrll /* TLB shootdown handler arguments. */
    131  1.12.2.1    skrll struct ipi_tlb_args {
    132  1.12.2.1    skrll 	vaddr_t ita_vaddr;
    133  1.12.2.1    skrll 	int ita_ctx;
    134  1.12.2.1    skrll };
    135  1.12.2.1    skrll 
    136      1.11      chs /* Assembly routines to flush TLB mappings */
    137  1.12.2.1    skrll void sp_tlb_flush_pte __P((vaddr_t, int));
    138  1.12.2.1    skrll void sp_tlb_flush_ctx __P((int));
    139  1.12.2.1    skrll void sp_tlb_flush_all __P((void));
    140  1.12.2.1    skrll 
    141  1.12.2.1    skrll #if defined(MULTIPROCESSOR)
    142  1.12.2.1    skrll void smp_tlb_flush_pte __P((vaddr_t, int));
    143  1.12.2.1    skrll void smp_tlb_flush_ctx __P((int));
    144  1.12.2.1    skrll void smp_tlb_flush_all __P((void));
    145  1.12.2.1    skrll #define	tlb_flush_pte(va,ctx)	smp_tlb_flush_pte(va, ctx)
    146  1.12.2.1    skrll #define	tlb_flush_ctx(ctx)	smp_tlb_flush_ctx(ctx)
    147  1.12.2.1    skrll #define	tlb_flush_all()		smp_tlb_flush_all()
    148  1.12.2.1    skrll #else
    149  1.12.2.1    skrll #define	tlb_flush_pte(va,ctx)	sp_tlb_flush_pte(va, ctx)
    150  1.12.2.1    skrll #define	tlb_flush_ctx(ctx)	sp_tlb_flush_ctx(ctx)
    151  1.12.2.1    skrll #define	tlb_flush_all()		sp_tlb_flush_all()
    152  1.12.2.1    skrll #endif
    153       1.1      eeh 
    154       1.1      eeh #endif /* _LOCORE */
    155       1.1      eeh 
    156       1.1      eeh /* TSB tag masks */
    157       1.1      eeh #define CTX_MASK		((1<<13)-1)
    158       1.1      eeh #define TSB_TAG_CTX_SHIFT	48
    159       1.1      eeh #define TSB_TAG_VA_SHIFT	22
    160       1.1      eeh #define TSB_TAG_G		0x8000000000000000LL
    161       1.1      eeh 
    162       1.1      eeh #define TSB_TAG_CTX(t)		((((int64_t)(t))>>TSB_TAG_CTX_SHIFT)&CTX_MASK)
    163       1.1      eeh #define TSB_TAG_VA(t)		((((int64_t)(t))<<TSB_TAG_VA_SHIFT))
    164       1.1      eeh #define TSB_TAG(g,ctx,va)	((((u_int64_t)((g)!=0))<<63)|(((u_int64_t)(ctx)&CTX_MASK)<<TSB_TAG_CTX_SHIFT)|(((u_int64_t)va)>>TSB_TAG_VA_SHIFT))
    165       1.1      eeh 
    166       1.6      eeh /* Page sizes */
    167       1.6      eeh #define	PGSZ_8K			0
    168       1.6      eeh #define	PGSZ_64K		1
    169       1.6      eeh #define	PGSZ_512K		2
    170       1.6      eeh #define	PGSZ_4M			3
    171       1.6      eeh 
    172       1.6      eeh #define	PGSZ_SHIFT		61
    173       1.6      eeh #define	TLB_SZ(s)		(((uint64_t)(s))<<PGSZ_SHIFT)
    174       1.6      eeh 
    175       1.1      eeh /* TLB data masks */
    176       1.1      eeh #define TLB_V			0x8000000000000000LL
    177       1.6      eeh #define TLB_8K			TLB_SZ(PGSZ_8K)
    178       1.6      eeh #define TLB_64K			TLB_SZ(PGSZ_64K)
    179       1.6      eeh #define TLB_512K		TLB_SZ(PGSZ_512K)
    180       1.6      eeh #define TLB_4M			TLB_SZ(PGSZ_4M)
    181       1.1      eeh #define TLB_SZ_MASK		0x6000000000000000LL
    182       1.1      eeh #define TLB_NFO			0x1000000000000000LL
    183       1.1      eeh #define TLB_IE			0x0800000000000000LL
    184       1.1      eeh #define TLB_SOFT2_MASK		0x07fe000000000000LL
    185       1.1      eeh #define TLB_DIAG_MASK		0x0001fe0000000000LL
    186       1.1      eeh #define TLB_PA_MASK		0x000001ffffffe000LL
    187       1.1      eeh #define TLB_SOFT_MASK		0x0000000000001f80LL
    188       1.1      eeh /* S/W bits */
    189       1.1      eeh /* Access & TSB locked bits are swapped so I can set access w/one insn */
    190       1.1      eeh /* #define TLB_ACCESS		0x0000000000001000LL */
    191       1.1      eeh #define TLB_ACCESS		0x0000000000000200LL
    192       1.1      eeh #define TLB_MODIFY		0x0000000000000800LL
    193       1.1      eeh #define TLB_REAL_W		0x0000000000000400LL
    194       1.1      eeh /* #define TLB_TSB_LOCK		0x0000000000000200LL */
    195       1.1      eeh #define TLB_TSB_LOCK		0x0000000000001000LL
    196       1.1      eeh #define TLB_EXEC		0x0000000000000100LL
    197       1.1      eeh #define TLB_EXEC_ONLY		0x0000000000000080LL
    198       1.1      eeh /* H/W bits */
    199       1.1      eeh #define TLB_L			0x0000000000000040LL
    200       1.1      eeh #define TLB_CACHE_MASK		0x0000000000000030LL
    201       1.1      eeh #define TLB_CP			0x0000000000000020LL
    202       1.1      eeh #define TLB_CV			0x0000000000000010LL
    203       1.1      eeh #define TLB_E			0x0000000000000008LL
    204       1.1      eeh #define TLB_P			0x0000000000000004LL
    205       1.1      eeh #define TLB_W			0x0000000000000002LL
    206       1.1      eeh #define TLB_G			0x0000000000000001LL
    207      1.10      eeh 
    208      1.10      eeh /* Use a bit in the SOFT2 area to indicate a locked mapping. */
    209      1.10      eeh #define	TLB_WIRED		0x0010000000000000LL
    210       1.1      eeh 
    211       1.1      eeh /*
    212       1.1      eeh  * The following bits are used by locore so they should
    213       1.1      eeh  * be duplicates of the above w/o the "long long"
    214       1.1      eeh  */
    215       1.1      eeh /* S/W bits */
    216       1.1      eeh /* #define TTE_ACCESS		0x0000000000001000 */
    217       1.1      eeh #define TTE_ACCESS		0x0000000000000200
    218       1.1      eeh #define TTE_MODIFY		0x0000000000000800
    219       1.1      eeh #define TTE_REAL_W		0x0000000000000400
    220       1.1      eeh /* #define TTE_TSB_LOCK		0x0000000000000200 */
    221       1.1      eeh #define TTE_TSB_LOCK		0x0000000000001000
    222       1.1      eeh #define TTE_EXEC		0x0000000000000100
    223       1.1      eeh #define TTE_EXEC_ONLY		0x0000000000000080
    224       1.1      eeh /* H/W bits */
    225       1.1      eeh #define TTE_L			0x0000000000000040
    226       1.1      eeh #define TTE_CACHE_MASK		0x0000000000000030
    227       1.1      eeh #define TTE_CP			0x0000000000000020
    228       1.1      eeh #define TTE_CV			0x0000000000000010
    229       1.1      eeh #define TTE_E			0x0000000000000008
    230       1.1      eeh #define TTE_P			0x0000000000000004
    231       1.1      eeh #define TTE_W			0x0000000000000002
    232       1.1      eeh #define TTE_G			0x0000000000000001
    233       1.3      eeh 
    234       1.3      eeh #define TTE_DATA_BITS	"\177\20" \
    235       1.3      eeh         "b\77V\0" "f\75\2SIZE\0" "b\77V\0" "f\75\2SIZE\0" \
    236       1.3      eeh         "=\0008K\0" "=\00164K\0" "=\002512K\0" "=\0034M\0" \
    237       1.3      eeh         "b\74NFO\0"     "b\73IE\0"      "f\62\10SOFT2\0" \
    238       1.3      eeh         "f\51\10DIAG\0" "f\15\33PA<40:13>\0" "f\7\5SOFT\0" \
    239       1.3      eeh         "b\6L\0"        "b\5CP\0"       "b\4CV\0" \
    240       1.3      eeh         "b\3E\0"        "b\2P\0"        "b\1W\0"        "b\0G\0"
    241       1.1      eeh 
    242       1.4      eeh #define TSB_DATA(g,sz,pa,priv,write,cache,aliased,valid,ie) \
    243       1.6      eeh (((valid)?TLB_V:0LL)|TLB_SZ(sz)|(((u_int64_t)(pa))&TLB_PA_MASK)|\
    244       1.1      eeh ((cache)?((aliased)?TLB_CP:TLB_CACHE_MASK):TLB_E)|\
    245       1.4      eeh ((priv)?TLB_P:0LL)|((write)?TLB_W:0LL)|((g)?TLB_G:0LL)|((ie)?TLB_IE:0LL))
    246       1.1      eeh 
    247       1.1      eeh #define MMU_CACHE_VIRT	0x3
    248       1.1      eeh #define MMU_CACHE_PHYS	0x2
    249       1.1      eeh #define MMU_CACHE_NONE	0x0
    250       1.1      eeh 
    251       1.1      eeh /* This needs to be updated for sun4u IOMMUs */
    252       1.1      eeh /*
    253       1.1      eeh  * IOMMU PTE bits.
    254       1.1      eeh  */
    255       1.1      eeh #define IOPTE_PPN_MASK  0x07ffff00
    256       1.1      eeh #define IOPTE_PPN_SHIFT 8
    257       1.1      eeh #define IOPTE_RSVD      0x000000f1
    258       1.1      eeh #define IOPTE_WRITE     0x00000004
    259       1.1      eeh #define IOPTE_VALID     0x00000002
    260       1.8      mrg 
    261       1.8      mrg /*
    262       1.8      mrg  * This is purely for compatibility with the old SPARC machines.
    263       1.8      mrg  */
    264       1.8      mrg #define	NBPRG	(1 << 24)	/* bytes per region */
    265       1.8      mrg #define	RGSHIFT	24		/* log2(NBPRG) */
    266       1.8      mrg #define NSEGRG	(NBPRG / NBPSG)	/* segments per region */
    267       1.8      mrg 
    268       1.8      mrg #define	NBPSG	(1 << 18)	/* bytes per segment */
    269       1.8      mrg #define	SGSHIFT	18		/* log2(NBPSG) */
    270       1.8      mrg 
    271       1.8      mrg /* there is no `struct pte'; we just use `int'; this is for non-4M only */
    272       1.8      mrg #define	PG_V		0x80000000
    273       1.8      mrg #define	PG_PFNUM	0x0007ffff	/* n.b.: only 16 bits on sun4c */
    274       1.8      mrg 
    275       1.8      mrg /* virtual address to virtual region number */
    276       1.8      mrg #define	VA_VREG(va)	(((unsigned int)(va) >> RGSHIFT) & 255)
    277       1.8      mrg 
    278       1.8      mrg /* virtual address to virtual segment number */
    279       1.8      mrg #define	VA_VSEG(va)	(((unsigned int)(va) >> SGSHIFT) & 63)
    280       1.8      mrg 
    281       1.8      mrg #ifndef _LOCORE
    282       1.8      mrg typedef u_short pmeg_t;		/* 10 bits needed per Sun-4 segmap entry */
    283       1.8      mrg #endif
    284       1.8      mrg 
    285       1.8      mrg /*
    286       1.8      mrg  * Here are the bit definitions for 4M/SRMMU pte's
    287       1.8      mrg  */
    288       1.8      mrg 		/* MMU TABLE ENTRIES */
    289       1.8      mrg #define SRMMU_TETYPE	0x3		/* mask for table entry type */
    290       1.8      mrg #define SRMMU_TEPTE	0x2		/* Page Table Entry */
    291       1.8      mrg 		/* PTE FIELDS */
    292       1.8      mrg #define SRMMU_PPNMASK	0xFFFFFF00
    293       1.8      mrg #define SRMMU_PPNPASHIFT 0x4 		/* shift to put ppn into PAddr */
    294