pte.h revision 1.6 1 1.6 eeh /* $NetBSD: pte.h,v 1.6 2001/06/21 00:24:22 eeh Exp $ */
2 1.1 eeh
3 1.1 eeh /*
4 1.5 eeh * Copyright (c) 1996-1999 Eduardo Horvath
5 1.1 eeh *
6 1.1 eeh * Redistribution and use in source and binary forms, with or without
7 1.1 eeh * modification, are permitted provided that the following conditions
8 1.1 eeh * are met:
9 1.1 eeh * 1. Redistributions of source code must retain the above copyright
10 1.1 eeh * notice, this list of conditions and the following disclaimer.
11 1.5 eeh *
12 1.5 eeh * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND
13 1.1 eeh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
14 1.1 eeh * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
15 1.5 eeh * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE
16 1.1 eeh * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
17 1.1 eeh * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
18 1.1 eeh * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
19 1.1 eeh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
20 1.1 eeh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
21 1.1 eeh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
22 1.1 eeh * SUCH DAMAGE.
23 1.1 eeh *
24 1.1 eeh */
25 1.1 eeh
26 1.1 eeh /*
27 1.1 eeh * Address translation works as follows:
28 1.1 eeh *
29 1.1 eeh **
30 1.1 eeh * For sun4u:
31 1.1 eeh *
32 1.1 eeh * Take your pick; it's all S/W anyway. We'll start by emulating a sun4.
33 1.1 eeh * Oh, here's the sun4u TTE for reference:
34 1.1 eeh *
35 1.1 eeh * struct sun4u_tte {
36 1.1 eeh * u_int64 tag_g:1, (global flag)
37 1.1 eeh * tag_ctxt:15, (context for mapping)
38 1.1 eeh * tag_unassigned:6,
39 1.1 eeh * tag_va:42; (virtual address bits<64:22>)
40 1.1 eeh * u_int64 data_v:1, (valid bit)
41 1.1 eeh * data_size:2, (page size [8K*8**<SIZE>])
42 1.1 eeh * data_nfo:1, (no-fault only)
43 1.1 eeh * data_ie:1, (invert endianness [inefficient])
44 1.1 eeh * data_soft2:2, (reserved for S/W)
45 1.1 eeh * data_pa:36, (physical address)
46 1.1 eeh * data_soft:6, (reserved for S/W)
47 1.1 eeh * data_lock:1, (lock into TLB)
48 1.1 eeh * data_cacheable:2, (cacheability control)
49 1.1 eeh * data_e:1, (explicit accesses only)
50 1.1 eeh * data_priv:1, (privileged page)
51 1.1 eeh * data_w:1, (writeable)
52 1.1 eeh * data_g:1; (same as tag_g)
53 1.1 eeh * };
54 1.1 eeh */
55 1.1 eeh
56 1.1 eeh /* virtual address to virtual page number */
57 1.1 eeh #define VA_SUN4U_VPG(va) (((int)(va) >> 13) & 31)
58 1.1 eeh
59 1.1 eeh /* virtual address to offset within page */
60 1.1 eeh #define VA_SUN4U_OFF(va) (((int)(va)) & 0x1FFF)
61 1.1 eeh
62 1.1 eeh /* When we go to 64-bit VAs we need to handle the hole */
63 1.1 eeh #define VA_VPG(va) VA_SUN4U_VPG(va)
64 1.1 eeh #define VA_OFF(va) VA_SUN4U_OFF(va)
65 1.1 eeh
66 1.1 eeh #define PG_SHIFT4U 13
67 1.1 eeh #define MMU_PAGE_ALIGN 8192
68 1.1 eeh
69 1.1 eeh /* If you know where a tte is in the tsb, how do you find its va? */
70 1.1 eeh #define TSBVA(i) ((tsb[(i)].tag.f.tag_va<<22)|(((i)<<13)&0x3ff000))
71 1.1 eeh
72 1.1 eeh #ifndef _LOCORE
73 1.1 eeh /*
74 1.1 eeh * This is the spitfire TTE.
75 1.1 eeh *
76 1.1 eeh * We could use bitmasks and shifts to construct this if
77 1.1 eeh * we had a 64-bit compiler w/64-bit longs. Otherwise it's
78 1.1 eeh * a real pain to do this in C.
79 1.1 eeh */
80 1.1 eeh struct sun4u_tag_fields {
81 1.1 eeh u_int64_t tag_g:1, /* global flag */
82 1.1 eeh tag_ctxt:15, /* context for mapping */
83 1.1 eeh tag_unassigned:6,
84 1.1 eeh tag_va:42; /* virtual address bits<64:22> */
85 1.1 eeh };
86 1.1 eeh union sun4u_tag { struct sun4u_tag_fields f; int64_t tag; };
87 1.1 eeh struct sun4u_data_fields {
88 1.1 eeh u_int64_t data_v:1, /* valid bit */
89 1.1 eeh data_size:2, /* page size [8K*8**<SIZE>] */
90 1.1 eeh data_nfo:1, /* no-fault only */
91 1.1 eeh data_ie:1, /* invert endianness [inefficient] */
92 1.1 eeh data_soft2:2, /* reserved for S/W */
93 1.1 eeh data_pa:36, /* physical address */
94 1.1 eeh data_accessed:1,/* S/W accessed bit */
95 1.1 eeh data_modified:1,/* S/W modified bit */
96 1.1 eeh data_realw:1, /* S/W real writable bit (to manage modified) */
97 1.1 eeh data_tsblock:1, /* S/W TSB locked entry */
98 1.1 eeh data_exec:1, /* S/W Executable */
99 1.1 eeh data_onlyexec:1,/* S/W Executable only */
100 1.1 eeh data_lock:1, /* lock into TLB */
101 1.1 eeh data_cacheable:2, /* cacheability control */
102 1.1 eeh data_e:1, /* explicit accesses only */
103 1.1 eeh data_priv:1, /* privileged page */
104 1.1 eeh data_w:1, /* writeable */
105 1.1 eeh data_g:1; /* same as tag_g */
106 1.1 eeh };
107 1.1 eeh union sun4u_data { struct sun4u_data_fields f; int64_t data; };
108 1.1 eeh struct sun4u_tte {
109 1.1 eeh union sun4u_tag tag;
110 1.1 eeh union sun4u_data data;
111 1.1 eeh };
112 1.1 eeh typedef struct sun4u_tte pte_t;
113 1.1 eeh
114 1.1 eeh /* Assembly routine to flush a mapping */
115 1.2 eeh extern void tlb_flush_pte __P((vaddr_t addr, int ctx));
116 1.1 eeh extern void tlb_flush_ctx __P((int ctx));
117 1.1 eeh
118 1.1 eeh #endif /* _LOCORE */
119 1.1 eeh
120 1.1 eeh /* TSB tag masks */
121 1.1 eeh #define CTX_MASK ((1<<13)-1)
122 1.1 eeh #define TSB_TAG_CTX_SHIFT 48
123 1.1 eeh #define TSB_TAG_VA_SHIFT 22
124 1.1 eeh #define TSB_TAG_G 0x8000000000000000LL
125 1.1 eeh
126 1.1 eeh #define TSB_TAG_CTX(t) ((((int64_t)(t))>>TSB_TAG_CTX_SHIFT)&CTX_MASK)
127 1.1 eeh #define TSB_TAG_VA(t) ((((int64_t)(t))<<TSB_TAG_VA_SHIFT))
128 1.1 eeh #define TSB_TAG(g,ctx,va) ((((u_int64_t)((g)!=0))<<63)|(((u_int64_t)(ctx)&CTX_MASK)<<TSB_TAG_CTX_SHIFT)|(((u_int64_t)va)>>TSB_TAG_VA_SHIFT))
129 1.1 eeh
130 1.6 eeh /* Page sizes */
131 1.6 eeh #define PGSZ_8K 0
132 1.6 eeh #define PGSZ_64K 1
133 1.6 eeh #define PGSZ_512K 2
134 1.6 eeh #define PGSZ_4M 3
135 1.6 eeh
136 1.6 eeh #define PGSZ_SHIFT 61
137 1.6 eeh
138 1.6 eeh /*
139 1.6 eeh * Why couldn't Sun pick better page sizes?
140 1.6 eeh *
141 1.6 eeh * Page sizes are 2**(12+(3*sz)), except for 8K which
142 1.6 eeh * is 2**12+1 instead of 2**12.
143 1.6 eeh */
144 1.6 eeh #define PG_SZ(s) (1<<(12+(s?(3*s):1)))
145 1.6 eeh #define TLB_SZ(s) (((uint64_t)(s))<<PGSZ_SHIFT)
146 1.6 eeh
147 1.1 eeh /* TLB data masks */
148 1.1 eeh #define TLB_V 0x8000000000000000LL
149 1.6 eeh #define TLB_8K TLB_SZ(PGSZ_8K)
150 1.6 eeh #define TLB_64K TLB_SZ(PGSZ_64K)
151 1.6 eeh #define TLB_512K TLB_SZ(PGSZ_512K)
152 1.6 eeh #define TLB_4M TLB_SZ(PGSZ_4M)
153 1.1 eeh #define TLB_SZ_MASK 0x6000000000000000LL
154 1.1 eeh #define TLB_NFO 0x1000000000000000LL
155 1.1 eeh #define TLB_IE 0x0800000000000000LL
156 1.1 eeh #define TLB_SOFT2_MASK 0x07fe000000000000LL
157 1.1 eeh #define TLB_DIAG_MASK 0x0001fe0000000000LL
158 1.1 eeh #define TLB_PA_MASK 0x000001ffffffe000LL
159 1.1 eeh #define TLB_SOFT_MASK 0x0000000000001f80LL
160 1.1 eeh /* S/W bits */
161 1.1 eeh /* Access & TSB locked bits are swapped so I can set access w/one insn */
162 1.1 eeh /* #define TLB_ACCESS 0x0000000000001000LL */
163 1.1 eeh #define TLB_ACCESS 0x0000000000000200LL
164 1.1 eeh #define TLB_MODIFY 0x0000000000000800LL
165 1.1 eeh #define TLB_REAL_W 0x0000000000000400LL
166 1.1 eeh /* #define TLB_TSB_LOCK 0x0000000000000200LL */
167 1.1 eeh #define TLB_TSB_LOCK 0x0000000000001000LL
168 1.1 eeh #define TLB_EXEC 0x0000000000000100LL
169 1.1 eeh #define TLB_EXEC_ONLY 0x0000000000000080LL
170 1.1 eeh /* H/W bits */
171 1.1 eeh #define TLB_L 0x0000000000000040LL
172 1.1 eeh #define TLB_CACHE_MASK 0x0000000000000030LL
173 1.1 eeh #define TLB_CP 0x0000000000000020LL
174 1.1 eeh #define TLB_CV 0x0000000000000010LL
175 1.1 eeh #define TLB_E 0x0000000000000008LL
176 1.1 eeh #define TLB_P 0x0000000000000004LL
177 1.1 eeh #define TLB_W 0x0000000000000002LL
178 1.1 eeh #define TLB_G 0x0000000000000001LL
179 1.1 eeh
180 1.1 eeh /*
181 1.1 eeh * The following bits are used by locore so they should
182 1.1 eeh * be duplicates of the above w/o the "long long"
183 1.1 eeh */
184 1.1 eeh /* S/W bits */
185 1.1 eeh /* #define TTE_ACCESS 0x0000000000001000 */
186 1.1 eeh #define TTE_ACCESS 0x0000000000000200
187 1.1 eeh #define TTE_MODIFY 0x0000000000000800
188 1.1 eeh #define TTE_REAL_W 0x0000000000000400
189 1.1 eeh /* #define TTE_TSB_LOCK 0x0000000000000200 */
190 1.1 eeh #define TTE_TSB_LOCK 0x0000000000001000
191 1.1 eeh #define TTE_EXEC 0x0000000000000100
192 1.1 eeh #define TTE_EXEC_ONLY 0x0000000000000080
193 1.1 eeh /* H/W bits */
194 1.1 eeh #define TTE_L 0x0000000000000040
195 1.1 eeh #define TTE_CACHE_MASK 0x0000000000000030
196 1.1 eeh #define TTE_CP 0x0000000000000020
197 1.1 eeh #define TTE_CV 0x0000000000000010
198 1.1 eeh #define TTE_E 0x0000000000000008
199 1.1 eeh #define TTE_P 0x0000000000000004
200 1.1 eeh #define TTE_W 0x0000000000000002
201 1.1 eeh #define TTE_G 0x0000000000000001
202 1.3 eeh
203 1.3 eeh #define TTE_DATA_BITS "\177\20" \
204 1.3 eeh "b\77V\0" "f\75\2SIZE\0" "b\77V\0" "f\75\2SIZE\0" \
205 1.3 eeh "=\0008K\0" "=\00164K\0" "=\002512K\0" "=\0034M\0" \
206 1.3 eeh "b\74NFO\0" "b\73IE\0" "f\62\10SOFT2\0" \
207 1.3 eeh "f\51\10DIAG\0" "f\15\33PA<40:13>\0" "f\7\5SOFT\0" \
208 1.3 eeh "b\6L\0" "b\5CP\0" "b\4CV\0" \
209 1.3 eeh "b\3E\0" "b\2P\0" "b\1W\0" "b\0G\0"
210 1.1 eeh
211 1.4 eeh #define TSB_DATA(g,sz,pa,priv,write,cache,aliased,valid,ie) \
212 1.6 eeh (((valid)?TLB_V:0LL)|TLB_SZ(sz)|(((u_int64_t)(pa))&TLB_PA_MASK)|\
213 1.1 eeh ((cache)?((aliased)?TLB_CP:TLB_CACHE_MASK):TLB_E)|\
214 1.4 eeh ((priv)?TLB_P:0LL)|((write)?TLB_W:0LL)|((g)?TLB_G:0LL)|((ie)?TLB_IE:0LL))
215 1.1 eeh
216 1.1 eeh #define MMU_CACHE_VIRT 0x3
217 1.1 eeh #define MMU_CACHE_PHYS 0x2
218 1.1 eeh #define MMU_CACHE_NONE 0x0
219 1.1 eeh
220 1.1 eeh /* This needs to be updated for sun4u IOMMUs */
221 1.1 eeh /*
222 1.1 eeh * IOMMU PTE bits.
223 1.1 eeh */
224 1.1 eeh #define IOPTE_PPN_MASK 0x07ffff00
225 1.1 eeh #define IOPTE_PPN_SHIFT 8
226 1.1 eeh #define IOPTE_RSVD 0x000000f1
227 1.1 eeh #define IOPTE_WRITE 0x00000004
228 1.1 eeh #define IOPTE_VALID 0x00000002
229