if_ie_mbmem.c revision 1.1 1 /* $NetBSD: if_ie_mbmem.c,v 1.1 2001/04/06 15:14:39 fredette Exp $ */
2
3 /*-
4 * Copyright (c) 1995 Charles D. Cranor
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. All advertising materials mentioning features or use of this software
16 * must display the following acknowledgement:
17 * This product includes software developed by Charles D. Cranor.
18 * 4. The name of the author may not be used to endorse or promote products
19 * derived from this software without specific prior written permission.
20 *
21 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 */
32
33 /*
34 * Converted to SUN ie driver by Charles D. Cranor,
35 * October 1994, January 1995.
36 */
37
38 /*
39 * The i82586 is a very painful chip, found in sun2's, sun3's, sun-4/100's
40 * sun-4/200's, and VME based suns. The byte order is all wrong for a
41 * SUN, making life difficult. Programming this chip is mostly the same,
42 * but certain details differ from system to system. This driver is
43 * written so that different "ie" interfaces can be controled by the same
44 * driver.
45 */
46
47 /*
48 * programming notes:
49 *
50 * the ie chip operates in a 24 bit address space.
51 *
52 * most ie interfaces appear to be divided into two parts:
53 * - generic 586 stuff
54 * - board specific
55 *
56 * generic:
57 * the generic stuff of the ie chip is all done with data structures
58 * that live in the chip's memory address space. the chip expects
59 * its main data structure (the sys conf ptr -- SCP) to be at a fixed
60 * address in its 24 bit space: 0xfffff4
61 *
62 * the SCP points to another structure called the ISCP.
63 * the ISCP points to another structure called the SCB.
64 * the SCB has a status field, a linked list of "commands", and
65 * a linked list of "receive buffers". these are data structures that
66 * live in memory, not registers.
67 *
68 * board:
69 * to get the chip to do anything, you first put a command in the
70 * command data structure list. then you have to signal "attention"
71 * to the chip to get it to look at the command. how you
72 * signal attention depends on what board you have... on PC's
73 * there is an i/o port number to do this, on sun's there is a
74 * register bit you toggle.
75 *
76 * to get data from the chip you program it to interrupt...
77 *
78 *
79 * sun issues:
80 *
81 * there are 3 kinds of sun "ie" interfaces:
82 * 1 - a VME/multibus card
83 * 2 - an on-board interface (sun3's, sun-4/100's, and sun-4/200's)
84 * 3 - another VME board called the 3E
85 *
86 * the VME boards lives in vme16 space. only 16 and 8 bit accesses
87 * are allowed, so functions that copy data must be aware of this.
88 *
89 * the chip is an intel chip. this means that the byte order
90 * on all the "short"s in the chip's data structures is wrong.
91 * so, constants described in the intel docs are swapped for the sun.
92 * that means that any buffer pointers you give the chip must be
93 * swapped to intel format. yuck.
94 *
95 * VME/multibus interface:
96 * for the multibus interface the board ignores the top 4 bits
97 * of the chip address. the multibus interface has its own
98 * MMU like page map (without protections or valid bits, etc).
99 * there are 256 pages of physical memory on the board (each page
100 * is 1024 bytes). There are 1024 slots in the page map. so,
101 * a 1024 byte page takes up 10 bits of address for the offset,
102 * and if there are 1024 slots in the page that is another 10 bits
103 * of the address. That makes a 20 bit address, and as stated
104 * earlier the board ignores the top 4 bits, so that accounts
105 * for all 24 bits of address.
106 *
107 * Note that the last entry of the page map maps the top of the
108 * 24 bit address space and that the SCP is supposed to be at
109 * 0xfffff4 (taking into account allignment). so,
110 * for multibus, that entry in the page map has to be used for the SCP.
111 *
112 * The page map effects BOTH how the ie chip sees the
113 * memory, and how the host sees it.
114 *
115 * The page map is part of the "register" area of the board
116 *
117 * The page map to control where ram appears in the address space.
118 * We choose to have RAM start at 0 in the 24 bit address space.
119 *
120 * to get the phyiscal address of the board's RAM you must take the
121 * top 12 bits of the physical address of the register address and
122 * or in the 4 bits from the status word as bits 17-20 (remember that
123 * the board ignores the chip's top 4 address lines). For example:
124 * if the register is @ 0xffe88000, then the top 12 bits are 0xffe00000.
125 * to get the 4 bits from the status word just do status & IEMBMEM_HADDR.
126 * suppose the value is "4". Then just shift it left 16 bits to get
127 * it into bits 17-20 (e.g. 0x40000). Then or it to get the
128 * address of RAM (in our example: 0xffe40000). see the attach routine!
129 *
130 *
131 * on-board interface:
132 *
133 * on the onboard ie interface the 24 bit address space is hardwired
134 * to be 0xff000000 -> 0xffffffff of KVA. this means that sc_iobase
135 * will be 0xff000000. sc_maddr will be where ever we allocate RAM
136 * in KVA. note that since the SCP is at a fixed address it means
137 * that we have to allocate a fixed KVA for the SCP.
138 * <fill in useful info later>
139 *
140 *
141 * VME3E interface:
142 *
143 * <fill in useful info later>
144 *
145 */
146
147 #include <sys/param.h>
148 #include <sys/systm.h>
149 #include <sys/errno.h>
150 #include <sys/device.h>
151 #include <sys/protosw.h>
152 #include <sys/socket.h>
153
154 #include <net/if.h>
155 #include <net/if_types.h>
156 #include <net/if_dl.h>
157 #include <net/if_media.h>
158 #include <net/if_ether.h>
159
160 #include <machine/autoconf.h>
161 #include <machine/idprom.h>
162 #include <machine/bus.h>
163 #include <machine/intr.h>
164
165 #include <dev/ic/i82586reg.h>
166 #include <dev/ic/i82586var.h>
167
168 #include "locators.h"
169
170 /*
171 * VME/multibus definitions
172 */
173 #define IEMBMEM_PAGESIZE 1024 /* bytes */
174 #define IEMBMEM_PAGSHIFT 10 /* bits */
175 #define IEMBMEM_NPAGES 256 /* number of pages on chip */
176 #define IEMBMEM_MAPSZ 1024 /* number of entries in the map */
177
178 /*
179 * PTE for the page map
180 */
181 #define IEMBMEM_SBORDR 0x8000 /* sun byte order */
182 #define IEMBMEM_IBORDR 0x0000 /* intel byte ordr */
183
184 #define IEMBMEM_P2MEM 0x2000 /* memory is on P2 */
185 #define IEMBMEM_OBMEM 0x0000 /* memory is on board */
186
187 #define IEMBMEM_PGMASK 0x0fff /* gives the physical page frame number */
188
189 struct iembmem {
190 u_int16_t pgmap[IEMBMEM_MAPSZ];
191 u_int16_t xxx[32]; /* prom */
192 u_int16_t status; /* see below for bits */
193 u_int16_t xxx2; /* filler */
194 u_int16_t pectrl; /* parity control (see below) */
195 u_int16_t peaddr; /* low 16 bits of address */
196 };
197
198 /*
199 * status bits
200 */
201 #define IEMBMEM_RESET 0x8000 /* reset board */
202 #define IEMBMEM_ONAIR 0x4000 /* go out of loopback 'on-air' */
203 #define IEMBMEM_ATTEN 0x2000 /* attention */
204 #define IEMBMEM_IENAB 0x1000 /* interrupt enable */
205 #define IEMBMEM_PEINT 0x0800 /* parity error interrupt enable */
206 #define IEMBMEM_PERR 0x0200 /* parity error flag */
207 #define IEMBMEM_INT 0x0100 /* interrupt flag */
208 #define IEMBMEM_P2EN 0x0020 /* enable p2 bus */
209 #define IEMBMEM_256K 0x0010 /* 256kb rams */
210 #define IEMBMEM_HADDR 0x000f /* mask for bits 17-20 of address */
211
212 /*
213 * parity control
214 */
215 #define IEMBMEM_PARACK 0x0100 /* parity error ack */
216 #define IEMBMEM_PARSRC 0x0080 /* parity error source */
217 #define IEMBMEM_PAREND 0x0040 /* which end of the data got the error */
218 #define IEMBMEM_PARADR 0x000f /* mask to get bits 17-20 of parity address */
219
220 /* Supported media */
221 static int media[] = {
222 IFM_ETHER | IFM_10_2,
223 };
224 #define NMEDIA (sizeof(media) / sizeof(media[0]))
225
226 /*
227 * the 3E board not supported (yet?)
228 */
229
230
231 static void ie_mbmemreset __P((struct ie_softc *, int));
232 static void ie_mbmemattend __P((struct ie_softc *, int));
233 static void ie_mbmemrun __P((struct ie_softc *));
234 static int ie_mbmemintr __P((struct ie_softc *, int));
235
236 int ie_mbmem_match __P((struct device *, struct cfdata *, void *));
237 void ie_mbmem_attach __P((struct device *, struct device *, void *));
238
239 struct ie_mbmem_softc {
240 struct ie_softc ie;
241 bus_space_tag_t ievt;
242 bus_space_handle_t ievh;
243 };
244
245 struct cfattach ie_mbmem_ca = {
246 sizeof(struct ie_mbmem_softc), ie_mbmem_match, ie_mbmem_attach
247 };
248
249 #define read_iev(sc, reg) \
250 bus_space_read_2(sc->ievt, sc->ievh, offsetof(struct iembmem, reg))
251 #define write_iev(sc, reg, val) \
252 bus_space_write_2(sc->ievt, sc->ievh, offsetof(struct iembmem, reg), val)
253
254 /*
255 * MULTIBUS support routines
256 */
257 void
258 ie_mbmemreset(sc, what)
259 struct ie_softc *sc;
260 int what;
261 {
262 struct ie_mbmem_softc *vsc = (struct ie_mbmem_softc *)sc;
263 write_iev(vsc, status, IEMBMEM_RESET);
264 delay(100); /* XXX could be shorter? */
265 write_iev(vsc, status, 0);
266 }
267
268 void
269 ie_mbmemattend(sc, why)
270 struct ie_softc *sc;
271 int why;
272 {
273 struct ie_mbmem_softc *vsc = (struct ie_mbmem_softc *)sc;
274
275 /* flag! */
276 write_iev(vsc, status, read_iev(vsc, status) | IEMBMEM_ATTEN);
277 /* down. */
278 write_iev(vsc, status, read_iev(vsc, status) & ~IEMBMEM_ATTEN);
279 }
280
281 void
282 ie_mbmemrun(sc)
283 struct ie_softc *sc;
284 {
285 struct ie_mbmem_softc *vsc = (struct ie_mbmem_softc *)sc;
286
287 write_iev(vsc, status, read_iev(vsc, status)
288 | IEMBMEM_ONAIR | IEMBMEM_IENAB | IEMBMEM_PEINT);
289 }
290
291 int
292 ie_mbmemintr(sc, where)
293 struct ie_softc *sc;
294 int where;
295 {
296 struct ie_mbmem_softc *vsc = (struct ie_mbmem_softc *)sc;
297
298 if (where != INTR_ENTER)
299 return (0);
300
301 /*
302 * check for parity error
303 */
304 if (read_iev(vsc, status) & IEMBMEM_PERR) {
305 printf("%s: parity error (ctrl 0x%x @ 0x%02x%04x)\n",
306 sc->sc_dev.dv_xname, read_iev(vsc, pectrl),
307 read_iev(vsc, pectrl) & IEMBMEM_HADDR,
308 read_iev(vsc, peaddr));
309 write_iev(vsc, pectrl, read_iev(vsc, pectrl) | IEMBMEM_PARACK);
310 }
311 return (0);
312 }
313
314 void ie_mbmemcopyin __P((struct ie_softc *, void *, int, size_t));
315 void ie_mbmemcopyout __P((struct ie_softc *, const void *, int, size_t));
316
317 /*
318 * Copy board memory to kernel.
319 */
320 void
321 ie_mbmemcopyin(sc, p, offset, size)
322 struct ie_softc *sc;
323 void *p;
324 int offset;
325 size_t size;
326 {
327 size_t help;
328
329 if ((offset & 1) && ((u_long)p & 1) && size > 0) {
330 *(u_int8_t *)p = bus_space_read_1(sc->bt, sc->bh, offset);
331 offset++;
332 p = (u_int8_t *)p + 1;
333 size--;
334 }
335
336 if ((offset & 1) || ((u_long)p & 1)) {
337 bus_space_read_region_1(sc->bt, sc->bh, offset, p, size);
338 return;
339 }
340
341 help = size / 2;
342 bus_space_read_region_2(sc->bt, sc->bh, offset, p, help);
343 if (2 * help == size)
344 return;
345
346 offset += 2 * help;
347 p = (u_int16_t *)p + help;
348 *(u_int8_t *)p = bus_space_read_1(sc->bt, sc->bh, offset);
349 }
350
351 /*
352 * Copy from kernel space to board memory.
353 */
354 void
355 ie_mbmemcopyout(sc, p, offset, size)
356 struct ie_softc *sc;
357 const void *p;
358 int offset;
359 size_t size;
360 {
361 size_t help;
362
363 if ((offset & 1) && ((u_long)p & 1) && size > 0) {
364 bus_space_write_1(sc->bt, sc->bh, offset, *(u_int8_t *)p);
365 offset++;
366 p = (u_int8_t *)p + 1;
367 size--;
368 }
369
370 if ((offset & 1) || ((u_long)p & 1)) {
371 bus_space_write_region_1(sc->bt, sc->bh, offset, p, size);
372 return;
373 }
374
375 help = size / 2;
376 bus_space_write_region_2(sc->bt, sc->bh, offset, p, help);
377 if (2 * help == size)
378 return;
379
380 offset += 2 * help;
381 p = (u_int16_t *)p + help;
382 bus_space_write_1(sc->bt, sc->bh, offset, *(u_int8_t *)p);
383 }
384
385 /* read a 16-bit value at BH offset */
386 u_int16_t ie_mbmem_read16 __P((struct ie_softc *, int offset));
387 /* write a 16-bit value at BH offset */
388 void ie_mbmem_write16 __P((struct ie_softc *, int offset, u_int16_t value));
389 void ie_mbmem_write24 __P((struct ie_softc *, int offset, int addr));
390
391 u_int16_t
392 ie_mbmem_read16(sc, offset)
393 struct ie_softc *sc;
394 int offset;
395 {
396 u_int16_t v;
397
398 bus_space_barrier(sc->bt, sc->bh, offset, 2, BUS_SPACE_BARRIER_READ);
399 v = bus_space_read_2(sc->bt, sc->bh, offset);
400 return (((v&0xff)<<8) | ((v>>8)&0xff));
401 }
402
403 void
404 ie_mbmem_write16(sc, offset, v)
405 struct ie_softc *sc;
406 int offset;
407 u_int16_t v;
408 {
409 int v0 = ((((v)&0xff)<<8) | (((v)>>8)&0xff));
410 bus_space_write_2(sc->bt, sc->bh, offset, v0);
411 bus_space_barrier(sc->bt, sc->bh, offset, 2, BUS_SPACE_BARRIER_WRITE);
412 }
413
414 void
415 ie_mbmem_write24(sc, offset, addr)
416 struct ie_softc *sc;
417 int offset;
418 int addr;
419 {
420 u_char *f = (u_char *)&addr;
421 u_int16_t v0, v1;
422 u_char *t;
423
424 t = (u_char *)&v0;
425 t[0] = f[3]; t[1] = f[2];
426 bus_space_write_2(sc->bt, sc->bh, offset, v0);
427
428 t = (u_char *)&v1;
429 t[0] = f[1]; t[1] = 0;
430 bus_space_write_2(sc->bt, sc->bh, offset+2, v1);
431
432 bus_space_barrier(sc->bt, sc->bh, offset, 4, BUS_SPACE_BARRIER_WRITE);
433 }
434
435 int
436 ie_mbmem_match(parent, cf, aux)
437 struct device *parent;
438 struct cfdata *cf;
439 void *aux;
440 {
441 struct confargs *ca = aux;
442
443 /* No default Multibus address. */
444 if (ca->ca_paddr == -1)
445 return(0);
446
447 /* Make sure something is there... */
448 if (!bus_space_probe(ca->ca_bustag, 0, ca->ca_paddr,
449 2, /* probe size */
450 0, /* offset */
451 0, /* flags */
452 NULL, NULL))
453 return (0);
454
455 /* Default interrupt priority. */
456 if (ca->ca_intpri == -1)
457 ca->ca_intpri = 3;
458
459 return (1);
460 }
461
462 void
463 ie_mbmem_attach(parent, self, aux)
464 struct device *parent;
465 struct device *self;
466 void *aux;
467 {
468 u_int8_t myaddr[ETHER_ADDR_LEN];
469 struct ie_mbmem_softc *vsc = (void *) self;
470 struct confargs *ca = aux;
471 struct ie_softc *sc;
472 bus_size_t memsize;
473 bus_addr_t rampaddr;
474 int lcv;
475
476 sc = &vsc->ie;
477
478 sc->hwreset = ie_mbmemreset;
479 sc->hwinit = ie_mbmemrun;
480 sc->chan_attn = ie_mbmemattend;
481 sc->intrhook = ie_mbmemintr;
482 sc->memcopyout = ie_mbmemcopyout;
483 sc->memcopyin = ie_mbmemcopyin;
484
485 sc->ie_bus_barrier = NULL;
486 sc->ie_bus_read16 = ie_mbmem_read16;
487 sc->ie_bus_write16 = ie_mbmem_write16;
488 sc->ie_bus_write24 = ie_mbmem_write24;
489
490 /*
491 * There is 64K of memory on the Multibus board.
492 * (determined by hardware - NOT configurable!)
493 */
494 memsize = 0x10000; /* MEMSIZE 64K */
495
496 /* Map in the board control regs. */
497 vsc->ievt = ca->ca_bustag;
498 if (bus_space_map(ca->ca_bustag, ca->ca_paddr, sizeof(struct iembmem),
499 0, &vsc->ievh))
500 panic("ie_mbmem_attach: can't map regs");
501
502 /*
503 * Find and map in the board memory.
504 */
505 /* top 12 bits */
506 rampaddr = ca->ca_paddr & 0xfff00000;
507 /* 4 more */
508 rampaddr = rampaddr | ((read_iev(vsc, status) & IEMBMEM_HADDR) << 16);
509 sc->bt = ca->ca_bustag;
510 if (bus_space_map(ca->ca_bustag, ca->ca_paddr, memsize, 0, &sc->bh))
511 panic("ie_mbmem_attach: can't map mem");
512
513 write_iev(vsc, pectrl, read_iev(vsc, pectrl) | IEMBMEM_PARACK);
514
515 /*
516 * Set up mappings, direct map except for last page
517 * which is mapped at zero and at high address (for scp)
518 */
519 for (lcv = 0; lcv < IEMBMEM_MAPSZ - 1; lcv++)
520 write_iev(vsc, pgmap[lcv], IEMBMEM_SBORDR | IEMBMEM_OBMEM | lcv);
521 write_iev(vsc, pgmap[IEMBMEM_MAPSZ - 1], IEMBMEM_SBORDR | IEMBMEM_OBMEM | 0);
522
523 /* Clear all ram */
524 bus_space_set_region_2(sc->bt, sc->bh, 0, 0, memsize/2);
525
526 /*
527 * We use the first page to set up SCP, ICSP and SCB data
528 * structures. The remaining pages become the buffer area
529 * (managed in i82586.c).
530 * SCP is in double-mapped page, so the 586 can see it at
531 * the mandatory magic address (IE_SCP_ADDR).
532 */
533 sc->scp = (IE_SCP_ADDR & (IEMBMEM_PAGESIZE - 1));
534
535 /* iscp at location zero */
536 sc->iscp = 0;
537
538 /* scb follows iscp */
539 sc->scb = IE_ISCP_SZ;
540
541 ie_mbmem_write16(sc, IE_ISCP_SCB((long)sc->iscp), sc->scb);
542 ie_mbmem_write16(sc, IE_ISCP_BASE((u_long)sc->iscp), 0);
543 ie_mbmem_write24(sc, IE_SCP_ISCP((u_long)sc->scp), 0);
544
545 if (i82586_proberam(sc) == 0) {
546 printf(": memory probe failed\n");
547 return;
548 }
549
550 /*
551 * Rest of first page is unused; rest of ram for buffers.
552 */
553 sc->buf_area = IEMBMEM_PAGESIZE;
554 sc->buf_area_sz = memsize - IEMBMEM_PAGESIZE;
555
556 sc->do_xmitnopchain = 0;
557
558 printf("\n%s:", self->dv_xname);
559
560 /* Set the ethernet address. */
561 idprom_etheraddr(myaddr);
562
563 i82586_attach(sc, "multibus", myaddr, media, NMEDIA, media[0]);
564
565 bus_intr_establish(ca->ca_bustag, ca->ca_intpri, IPL_NET, 0,
566 i82586_intr, sc);
567 }
568