Home | History | Annotate | Line # | Download | only in dev
cg4.c revision 1.17
      1  1.17       gwr /*	$NetBSD: cg4.c,v 1.17 1998/03/21 21:38:24 gwr Exp $	*/
      2   1.1       gwr 
      3   1.1       gwr /*
      4   1.1       gwr  * Copyright (c) 1992, 1993
      5   1.1       gwr  *	The Regents of the University of California.  All rights reserved.
      6   1.1       gwr  *
      7   1.1       gwr  * This software was developed by the Computer Systems Engineering group
      8   1.1       gwr  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
      9   1.1       gwr  * contributed to Berkeley.
     10   1.1       gwr  *
     11   1.1       gwr  * All advertising materials mentioning features or use of this software
     12   1.1       gwr  * must display the following acknowledgement:
     13   1.1       gwr  *	This product includes software developed by the University of
     14   1.1       gwr  *	California, Lawrence Berkeley Laboratory.
     15   1.1       gwr  *
     16   1.1       gwr  * Redistribution and use in source and binary forms, with or without
     17   1.1       gwr  * modification, are permitted provided that the following conditions
     18   1.1       gwr  * are met:
     19   1.1       gwr  * 1. Redistributions of source code must retain the above copyright
     20   1.1       gwr  *    notice, this list of conditions and the following disclaimer.
     21   1.1       gwr  * 2. Redistributions in binary form must reproduce the above copyright
     22   1.1       gwr  *    notice, this list of conditions and the following disclaimer in the
     23   1.1       gwr  *    documentation and/or other materials provided with the distribution.
     24   1.1       gwr  * 3. All advertising materials mentioning features or use of this software
     25   1.1       gwr  *    must display the following acknowledgement:
     26   1.1       gwr  *	This product includes software developed by the University of
     27   1.1       gwr  *	California, Berkeley and its contributors.
     28   1.1       gwr  * 4. Neither the name of the University nor the names of its contributors
     29   1.1       gwr  *    may be used to endorse or promote products derived from this software
     30   1.1       gwr  *    without specific prior written permission.
     31   1.1       gwr  *
     32   1.1       gwr  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     33   1.1       gwr  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     34   1.1       gwr  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     35   1.1       gwr  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     36   1.1       gwr  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     37   1.1       gwr  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     38   1.1       gwr  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     39   1.1       gwr  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     40   1.1       gwr  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     41   1.1       gwr  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     42   1.1       gwr  * SUCH DAMAGE.
     43   1.1       gwr  *
     44   1.1       gwr  *	from: @(#)cgthree.c	8.2 (Berkeley) 10/30/93
     45   1.1       gwr  */
     46   1.1       gwr 
     47   1.1       gwr /*
     48   1.1       gwr  * color display (cg4) driver.
     49   1.1       gwr  *
     50  1.11       gwr  * Credits, history:
     51  1.11       gwr  * Gordon Ross created this driver based on the cg3 driver from
     52  1.11       gwr  * the sparc port as distributed in BSD 4.4 Lite, but included
     53  1.11       gwr  * support for only the "type B" adapter (Brooktree DACs).
     54  1.11       gwr  * Ezra Story added support for the "type A" (AMD DACs).
     55   1.1       gwr  *
     56  1.11       gwr  * Todo:
     57  1.11       gwr  * Make this driver handle video interrupts.
     58  1.11       gwr  * Defer colormap updates to vertical retrace interrupts.
     59   1.1       gwr  */
     60   1.1       gwr 
     61   1.1       gwr #include <sys/param.h>
     62  1.11       gwr #include <sys/systm.h>
     63  1.12       gwr #include <sys/conf.h>
     64   1.1       gwr #include <sys/device.h>
     65   1.1       gwr #include <sys/ioctl.h>
     66   1.1       gwr #include <sys/malloc.h>
     67   1.1       gwr #include <sys/mman.h>
     68  1.12       gwr #include <sys/proc.h>
     69   1.1       gwr #include <sys/tty.h>
     70   1.1       gwr 
     71   1.1       gwr #include <vm/vm.h>
     72   1.1       gwr 
     73  1.12       gwr #include <machine/autoconf.h>
     74   1.2       gwr #include <machine/cpu.h>
     75   1.1       gwr #include <machine/fbio.h>
     76  1.12       gwr #include <machine/idprom.h>
     77   1.1       gwr #include <machine/pmap.h>
     78   1.1       gwr 
     79  1.15       gwr #include <sun3/dev/fbvar.h>
     80  1.15       gwr #include <sun3/dev/btreg.h>
     81  1.15       gwr #include <sun3/dev/btvar.h>
     82  1.15       gwr #include <sun3/dev/cg4reg.h>
     83  1.15       gwr #include <sun3/dev/p4reg.h>
     84  1.15       gwr 
     85  1.15       gwr #define CG4_TYPE_A 0	/* AMD DACs */
     86  1.15       gwr #define CG4_TYPE_B 1	/* Brooktree DACs */
     87   1.1       gwr 
     88  1.12       gwr cdev_decl(cg4);
     89  1.12       gwr 
     90  1.11       gwr #define	CG4_MMAP_SIZE (CG4_OVERLAY_SIZE + CG4_ENABLE_SIZE + CG4_PIXMAP_SIZE)
     91  1.11       gwr 
     92  1.11       gwr #define CMAP_SIZE 256
     93  1.11       gwr struct soft_cmap {
     94  1.11       gwr 	u_char r[CMAP_SIZE];
     95  1.11       gwr 	u_char g[CMAP_SIZE];
     96  1.11       gwr 	u_char b[CMAP_SIZE];
     97  1.11       gwr };
     98  1.11       gwr 
     99   1.1       gwr /* per-display variables */
    100   1.1       gwr struct cg4_softc {
    101   1.1       gwr 	struct	device sc_dev;		/* base device */
    102   1.1       gwr 	struct	fbdevice sc_fb;		/* frame buffer device */
    103  1.11       gwr 	int 	sc_cg4type;		/* A or B */
    104  1.11       gwr 	int 	sc_pa_overlay;		/* phys. addr. of overlay plane */
    105  1.11       gwr 	int 	sc_pa_enable;		/* phys. addr. of enable plane */
    106  1.11       gwr 	int 	sc_pa_pixmap;		/* phys. addr. of color plane */
    107  1.14       gwr 	int 	sc_video_on;		/* zero if blanked */
    108  1.14       gwr 	void	*sc_va_cmap;		/* Colormap h/w (mapped KVA) */
    109  1.14       gwr 	void	*sc_btcm;		/* Soft cmap, Brooktree format */
    110  1.14       gwr 	struct soft_cmap sc_cmap;	/* Soft cmap, user format */
    111  1.15       gwr 	void	(*sc_ldcmap) __P((struct cg4_softc *));
    112   1.1       gwr };
    113   1.1       gwr 
    114   1.1       gwr /* autoconfiguration driver */
    115   1.1       gwr static void	cg4attach __P((struct device *, struct device *, void *));
    116  1.12       gwr static int	cg4match __P((struct device *, struct cfdata *, void *));
    117   1.1       gwr 
    118   1.7   thorpej struct cfattach cgfour_ca = {
    119   1.7   thorpej 	sizeof(struct cg4_softc), cg4match, cg4attach
    120   1.7   thorpej };
    121   1.7   thorpej 
    122  1.13   thorpej extern struct cfdriver cgfour_cd;
    123   1.1       gwr 
    124  1.12       gwr static int	cg4gattr   __P((struct fbdevice *, void *));
    125  1.12       gwr static int	cg4gvideo  __P((struct fbdevice *, void *));
    126  1.12       gwr static int	cg4svideo  __P((struct fbdevice *, void *));
    127  1.12       gwr static int	cg4getcmap __P((struct fbdevice *, void *));
    128  1.12       gwr static int	cg4putcmap __P((struct fbdevice *, void *));
    129   1.1       gwr 
    130  1.11       gwr static void	cg4a_init   __P((struct cg4_softc *));
    131  1.11       gwr static void	cg4a_ldcmap __P((struct cg4_softc *));
    132  1.11       gwr 
    133  1.11       gwr static void	cg4b_init   __P((struct cg4_softc *));
    134  1.11       gwr static void	cg4b_ldcmap __P((struct cg4_softc *));
    135  1.11       gwr 
    136  1.11       gwr static struct fbdriver cg4_fbdriver = {
    137   1.6       gwr 	cg4open, cg4close, cg4mmap, cg4gattr,
    138   1.1       gwr 	cg4gvideo, cg4svideo,
    139   1.1       gwr 	cg4getcmap, cg4putcmap };
    140   1.1       gwr 
    141   1.1       gwr /*
    142   1.1       gwr  * Match a cg4.
    143   1.1       gwr  */
    144   1.1       gwr static int
    145  1.12       gwr cg4match(parent, cf, args)
    146   1.1       gwr 	struct device *parent;
    147  1.12       gwr 	struct cfdata *cf;
    148  1.12       gwr 	void *args;
    149   1.1       gwr {
    150   1.1       gwr 	struct confargs *ca = args;
    151  1.17       gwr 	int mid, p4id, peekval, tmp;
    152  1.15       gwr 	void *p4reg;
    153  1.15       gwr 
    154  1.15       gwr 	/* No default address support. */
    155  1.15       gwr 	if (ca->ca_paddr == -1)
    156  1.15       gwr 		return (0);
    157  1.15       gwr 
    158  1.15       gwr 	/*
    159  1.15       gwr 	 * Slight hack here:  The low four bits of the
    160  1.15       gwr 	 * config flags, if set, restrict the match to
    161  1.15       gwr 	 * that machine "implementation" only.
    162  1.15       gwr 	 */
    163  1.15       gwr 	mid = cf->cf_flags & IDM_IMPL_MASK;
    164  1.15       gwr 	if (mid && (mid != (cpu_machine_id & IDM_IMPL_MASK)))
    165  1.15       gwr 		return (0);
    166   1.2       gwr 
    167  1.15       gwr 	/*
    168  1.15       gwr 	 * The config flag 0x10 if set means we are
    169  1.17       gwr 	 * looking for a Type A board (3/110).
    170  1.15       gwr 	 */
    171  1.17       gwr 	if (cf->cf_flags & 0x10) {
    172  1.15       gwr #ifdef	_SUN3_
    173  1.17       gwr 		/* Type A: Check for AMD RAMDACs in control space. */
    174  1.11       gwr 		if (bus_peek(BUS_OBIO, CG4A_OBIO_CMAP, 1) == -1)
    175  1.11       gwr 			return (0);
    176  1.17       gwr 		/* Check for the overlay plane. */
    177  1.17       gwr 		tmp = ca->ca_paddr + CG4A_OFF_OVERLAY;
    178  1.17       gwr 		if (bus_peek(ca->ca_bustype, tmp, 1) == -1)
    179  1.17       gwr 			return (0);
    180  1.17       gwr 		/* OK, it looks like a Type A. */
    181  1.15       gwr 		return (1);
    182  1.17       gwr #else	/* SUN3 */
    183  1.17       gwr 		/* Only the Sun3/110 ever has a type A. */
    184  1.17       gwr 		return (0);
    185  1.17       gwr #endif	/* SUN3 */
    186  1.15       gwr 	}
    187  1.11       gwr 
    188  1.15       gwr 	/*
    189  1.17       gwr 	 * From here on, it is a type B or nothing.
    190  1.17       gwr 	 * The config flag 0x20 if set means there
    191  1.17       gwr 	 * is no P4 register.  (bus error)
    192  1.15       gwr 	 */
    193  1.17       gwr 	if ((cf->cf_flags & 0x20) == 0) {
    194  1.17       gwr 		p4reg = bus_tmapin(ca->ca_bustype, ca->ca_paddr);
    195  1.17       gwr 		peekval = peek_long(p4reg);
    196  1.17       gwr 		p4id = (peekval == -1) ?
    197  1.17       gwr 			P4_NOTFOUND : fb_pfour_id(p4reg);
    198  1.17       gwr 		bus_tmapout(p4reg);
    199  1.17       gwr 		if (peekval == -1)
    200  1.17       gwr 			return (0);
    201  1.17       gwr 		if (p4id != P4_ID_COLOR8P1) {
    202  1.15       gwr #ifdef	DEBUG
    203  1.17       gwr 			printf("cgfour at 0x%x match p4id=0x%x fails\n",
    204  1.17       gwr 				   ca->ca_paddr, p4id & 0xFF);
    205  1.15       gwr #endif
    206  1.17       gwr 			return (0);
    207  1.17       gwr 		}
    208   1.2       gwr 	}
    209   1.1       gwr 
    210  1.17       gwr 	/*
    211  1.17       gwr 	 * Check for CMAP hardware and overlay plane.
    212  1.17       gwr 	 */
    213  1.17       gwr 	tmp = ca->ca_paddr + CG4B_OFF_CMAP;
    214  1.17       gwr 	if (bus_peek(ca->ca_bustype, tmp, 4) == -1)
    215  1.17       gwr 		return (0);
    216  1.17       gwr 	tmp = ca->ca_paddr + CG4B_OFF_OVERLAY;
    217  1.17       gwr 	if (bus_peek(ca->ca_bustype, tmp, 1) == -1)
    218  1.17       gwr 		return (0);
    219  1.17       gwr 
    220  1.17       gwr 	return (1);
    221   1.1       gwr }
    222   1.1       gwr 
    223   1.1       gwr /*
    224   1.1       gwr  * Attach a display.  We need to notice if it is the console, too.
    225   1.1       gwr  */
    226   1.1       gwr static void
    227   1.1       gwr cg4attach(parent, self, args)
    228   1.1       gwr 	struct device *parent, *self;
    229   1.1       gwr 	void *args;
    230   1.1       gwr {
    231   1.1       gwr 	struct cg4_softc *sc = (struct cg4_softc *)self;
    232   1.1       gwr 	struct fbdevice *fb = &sc->sc_fb;
    233   1.1       gwr 	struct confargs *ca = args;
    234   1.1       gwr 	struct fbtype *fbt;
    235  1.17       gwr 	int tmp;
    236   1.1       gwr 
    237   1.1       gwr 	fbt = &fb->fb_fbtype;
    238   1.1       gwr 	fbt->fb_type = FBTYPE_SUN4COLOR;
    239  1.15       gwr 	fbt->fb_width = 1152;	/* default - see below */
    240  1.15       gwr 	fbt->fb_height = 900;	/* default - see below */
    241   1.1       gwr 	fbt->fb_depth = 8;
    242   1.1       gwr 	fbt->fb_cmsize = 256;
    243  1.15       gwr 	fbt->fb_size = CG4_MMAP_SIZE;
    244  1.15       gwr 	fb->fb_driver = &cg4_fbdriver;
    245  1.15       gwr 	fb->fb_private = sc;
    246  1.15       gwr 	fb->fb_name  = sc->sc_dev.dv_xname;
    247  1.15       gwr 	fb->fb_flags = sc->sc_dev.dv_cfdata->cf_flags;
    248   1.1       gwr 
    249  1.15       gwr 	/*
    250  1.15       gwr 	 * The config flag 0x10 if set means we are
    251  1.15       gwr 	 * attaching a Type A (3/110) which has the
    252  1.15       gwr 	 * AMD RAMDACs in control space, and no P4.
    253  1.15       gwr 	 */
    254  1.15       gwr 	if (fb->fb_flags & 0x10) {
    255  1.15       gwr #ifdef	_SUN3_
    256  1.15       gwr 		sc->sc_cg4type = CG4_TYPE_A;
    257  1.15       gwr 		sc->sc_ldcmap  = cg4a_ldcmap;
    258  1.11       gwr 		sc->sc_pa_overlay = ca->ca_paddr + CG4A_OFF_OVERLAY;
    259  1.11       gwr 		sc->sc_pa_enable  = ca->ca_paddr + CG4A_OFF_ENABLE;
    260  1.11       gwr 		sc->sc_pa_pixmap  = ca->ca_paddr + CG4A_OFF_PIXMAP;
    261  1.16       gwr 		sc->sc_va_cmap = bus_mapin(BUS_OBIO, CG4A_OBIO_CMAP,
    262  1.16       gwr 		                           sizeof(struct amd_regs));
    263  1.11       gwr 		cg4a_init(sc);
    264  1.15       gwr #else	/* SUN3 */
    265  1.15       gwr 		panic("cgfour flags 0x10");
    266  1.15       gwr #endif	/* SUN3 */
    267  1.15       gwr 	} else {
    268  1.15       gwr 		sc->sc_cg4type = CG4_TYPE_B;
    269  1.15       gwr 		sc->sc_ldcmap  = cg4b_ldcmap;
    270  1.11       gwr 		sc->sc_pa_overlay = ca->ca_paddr + CG4B_OFF_OVERLAY;
    271  1.11       gwr 		sc->sc_pa_enable  = ca->ca_paddr + CG4B_OFF_ENABLE;
    272  1.11       gwr 		sc->sc_pa_pixmap  = ca->ca_paddr + CG4B_OFF_PIXMAP;
    273  1.17       gwr 		tmp               = ca->ca_paddr + CG4B_OFF_CMAP;
    274  1.16       gwr 		sc->sc_va_cmap = bus_mapin(ca->ca_bustype, tmp,
    275  1.16       gwr 		                           sizeof(struct bt_regs));
    276  1.11       gwr 		cg4b_init(sc);
    277  1.17       gwr 	}
    278  1.15       gwr 
    279  1.17       gwr 	if ((fb->fb_flags & 0x20) == 0) {
    280  1.17       gwr 		/* It is supposed to have a P4 register. */
    281  1.17       gwr 		fb->fb_pfour = bus_mapin(ca->ca_bustype, ca->ca_paddr, 4);
    282  1.11       gwr 	}
    283   1.1       gwr 
    284  1.15       gwr 	/*
    285  1.15       gwr 	 * Determine width and height as follows:
    286  1.15       gwr 	 * If it has a P4 register, use that;
    287  1.15       gwr 	 * else if unit==0, use the EEPROM size,
    288  1.15       gwr 	 * else make our best guess.
    289  1.15       gwr 	 */
    290  1.15       gwr 	if (fb->fb_pfour)
    291  1.15       gwr 		fb_pfour_setsize(fb);
    292  1.15       gwr 	else if (sc->sc_dev.dv_unit == 0)
    293  1.15       gwr 		fb_eeprom_setsize(fb);
    294  1.15       gwr 	else {
    295  1.15       gwr 		/* Guess based on machine ID. */
    296  1.15       gwr 		switch (cpu_machine_id) {
    297  1.15       gwr 		default:
    298  1.15       gwr 			/* Leave the defaults set above. */
    299  1.15       gwr 			break;
    300  1.15       gwr 		}
    301  1.15       gwr 	}
    302  1.10  christos 	printf(" (%dx%d)\n", fbt->fb_width, fbt->fb_height);
    303  1.15       gwr 
    304  1.15       gwr 	/*
    305  1.15       gwr 	 * Make sure video is on.  This driver uses a
    306  1.15       gwr 	 * black colormap to blank the screen, so if
    307  1.15       gwr 	 * there is any global enable, set it here.
    308  1.15       gwr 	 */
    309  1.15       gwr 	tmp = 1;
    310  1.15       gwr 	cg4svideo(fb, &tmp);
    311  1.15       gwr 	if (fb->fb_pfour)
    312  1.15       gwr 		fb_pfour_set_video(fb, 1);
    313  1.15       gwr 	else
    314  1.15       gwr 		enable_video(1);
    315  1.15       gwr 
    316  1.15       gwr 	/* Let /dev/fb know we are here. */
    317   1.2       gwr 	fb_attach(fb, 4);
    318   1.1       gwr }
    319   1.1       gwr 
    320   1.1       gwr int
    321   1.1       gwr cg4open(dev, flags, mode, p)
    322   1.1       gwr 	dev_t dev;
    323   1.1       gwr 	int flags, mode;
    324   1.1       gwr 	struct proc *p;
    325   1.1       gwr {
    326   1.1       gwr 	int unit = minor(dev);
    327   1.1       gwr 
    328   1.7   thorpej 	if (unit >= cgfour_cd.cd_ndevs || cgfour_cd.cd_devs[unit] == NULL)
    329   1.1       gwr 		return (ENXIO);
    330   1.1       gwr 	return (0);
    331   1.1       gwr }
    332   1.1       gwr 
    333   1.1       gwr int
    334   1.1       gwr cg4close(dev, flags, mode, p)
    335   1.1       gwr 	dev_t dev;
    336   1.1       gwr 	int flags, mode;
    337   1.1       gwr 	struct proc *p;
    338   1.1       gwr {
    339   1.1       gwr 
    340   1.1       gwr 	return (0);
    341   1.1       gwr }
    342   1.1       gwr 
    343   1.1       gwr int
    344   1.1       gwr cg4ioctl(dev, cmd, data, flags, p)
    345   1.1       gwr 	dev_t dev;
    346   1.1       gwr 	u_long cmd;
    347   1.1       gwr 	caddr_t data;
    348   1.1       gwr 	int flags;
    349   1.1       gwr 	struct proc *p;
    350   1.1       gwr {
    351   1.7   thorpej 	struct cg4_softc *sc = cgfour_cd.cd_devs[minor(dev)];
    352   1.1       gwr 
    353   1.1       gwr 	return (fbioctlfb(&sc->sc_fb, cmd, data));
    354   1.1       gwr }
    355   1.1       gwr 
    356   1.1       gwr /*
    357   1.1       gwr  * Return the address that would map the given device at the given
    358   1.1       gwr  * offset, allowing for the given protection, or return -1 for error.
    359   1.1       gwr  *
    360   1.1       gwr  * X11 expects its mmap'd region to look like this:
    361  1.11       gwr  * 	128k overlay data memory
    362  1.11       gwr  * 	128k overlay enable bitmap
    363   1.1       gwr  * 	1024k color memory
    364  1.15       gwr  *
    365  1.15       gwr  * The hardware looks completely different.
    366   1.1       gwr  */
    367   1.1       gwr int
    368   1.4   mycroft cg4mmap(dev, off, prot)
    369   1.1       gwr 	dev_t dev;
    370  1.14       gwr 	int off;
    371   1.2       gwr 	int prot;
    372   1.1       gwr {
    373   1.7   thorpej 	struct cg4_softc *sc = cgfour_cd.cd_devs[minor(dev)];
    374   1.2       gwr 	register int physbase;
    375   1.1       gwr 
    376   1.1       gwr 	if (off & PGOFSET)
    377   1.5   mycroft 		panic("cg4mmap");
    378   1.1       gwr 
    379  1.14       gwr 	if ((off < 0) || (off >= CG4_MMAP_SIZE))
    380   1.2       gwr 		return (-1);
    381   1.2       gwr 
    382   1.2       gwr 	if (off < 0x40000) {
    383   1.2       gwr 		if (off < 0x20000) {
    384  1.11       gwr 			physbase = sc->sc_pa_overlay;
    385   1.2       gwr 		} else {
    386   1.2       gwr 			/* enable plane */
    387   1.2       gwr 			off -= 0x20000;
    388  1.11       gwr 			physbase = sc->sc_pa_enable;
    389   1.2       gwr 		}
    390   1.2       gwr 	} else {
    391   1.2       gwr 		/* pixel map */
    392   1.2       gwr 		off -= 0x40000;
    393  1.11       gwr 		physbase = sc->sc_pa_pixmap;
    394   1.1       gwr 	}
    395   1.1       gwr 
    396   1.1       gwr 	/*
    397   1.1       gwr 	 * I turned on PMAP_NC here to disable the cache as I was
    398  1.15       gwr 	 * getting horribly broken behaviour without it.
    399   1.1       gwr 	 */
    400   1.2       gwr 	return ((physbase + off) | PMAP_NC);
    401   1.1       gwr }
    402   1.1       gwr 
    403   1.1       gwr /*
    404   1.1       gwr  * Internal ioctl functions.
    405   1.1       gwr  */
    406   1.1       gwr 
    407   1.1       gwr /* FBIOGATTR: */
    408  1.12       gwr static int  cg4gattr(fb, data)
    409   1.1       gwr 	struct fbdevice *fb;
    410  1.12       gwr 	void *data;
    411   1.1       gwr {
    412  1.12       gwr 	struct fbgattr *fba = data;
    413   1.1       gwr 
    414   1.1       gwr 	fba->real_type = fb->fb_fbtype.fb_type;
    415   1.1       gwr 	fba->owner = 0;		/* XXX - TIOCCONS stuff? */
    416   1.1       gwr 	fba->fbtype = fb->fb_fbtype;
    417   1.1       gwr 	fba->sattr.flags = 0;
    418   1.1       gwr 	fba->sattr.emu_type = fb->fb_fbtype.fb_type;
    419   1.1       gwr 	fba->sattr.dev_specific[0] = -1;
    420   1.1       gwr 	fba->emu_types[0] = fb->fb_fbtype.fb_type;
    421   1.1       gwr 	fba->emu_types[1] = -1;
    422   1.1       gwr 	return (0);
    423   1.1       gwr }
    424   1.1       gwr 
    425   1.1       gwr /* FBIOGVIDEO: */
    426  1.12       gwr static int  cg4gvideo(fb, data)
    427   1.1       gwr 	struct fbdevice *fb;
    428  1.12       gwr 	void *data;
    429   1.1       gwr {
    430  1.14       gwr 	struct cg4_softc *sc = fb->fb_private;
    431  1.12       gwr 	int *on = data;
    432   1.1       gwr 
    433  1.14       gwr 	*on = sc->sc_video_on;
    434   1.1       gwr 	return (0);
    435   1.1       gwr }
    436   1.1       gwr 
    437   1.1       gwr /* FBIOSVIDEO: */
    438  1.12       gwr static int cg4svideo(fb, data)
    439   1.1       gwr 	struct fbdevice *fb;
    440  1.12       gwr 	void *data;
    441   1.1       gwr {
    442  1.14       gwr 	struct cg4_softc *sc = fb->fb_private;
    443  1.12       gwr 	int *on = data;
    444  1.11       gwr 
    445  1.14       gwr 	if (sc->sc_video_on == *on)
    446  1.14       gwr 		return (0);
    447  1.14       gwr 	sc->sc_video_on = *on;
    448  1.14       gwr 
    449  1.15       gwr 	(*sc->sc_ldcmap)(sc);
    450  1.11       gwr 	return (0);
    451  1.11       gwr }
    452  1.11       gwr 
    453  1.11       gwr /*
    454  1.11       gwr  * FBIOGETCMAP:
    455  1.11       gwr  * Copy current colormap out to user space.
    456  1.11       gwr  */
    457  1.12       gwr static int cg4getcmap(fb, data)
    458  1.11       gwr 	struct fbdevice *fb;
    459  1.12       gwr 	void *data;
    460  1.11       gwr {
    461  1.11       gwr 	struct cg4_softc *sc = fb->fb_private;
    462  1.11       gwr 	struct soft_cmap *cm = &sc->sc_cmap;
    463  1.14       gwr 	struct fbcmap *fbcm = data;
    464  1.11       gwr 	int error, start, count;
    465  1.11       gwr 
    466  1.11       gwr 	start = fbcm->index;
    467  1.11       gwr 	count = fbcm->count;
    468  1.11       gwr 	if ((start < 0) || (start >= CMAP_SIZE) ||
    469  1.11       gwr 	    (count < 0) || (start + count > CMAP_SIZE) )
    470  1.11       gwr 		return (EINVAL);
    471  1.11       gwr 
    472  1.11       gwr 	if ((error = copyout(&cm->r[start], fbcm->red, count)) != 0)
    473  1.11       gwr 		return (error);
    474  1.11       gwr 
    475  1.11       gwr 	if ((error = copyout(&cm->g[start], fbcm->green, count)) != 0)
    476  1.11       gwr 		return (error);
    477  1.11       gwr 
    478  1.11       gwr 	if ((error = copyout(&cm->b[start], fbcm->blue, count)) != 0)
    479  1.11       gwr 		return (error);
    480  1.11       gwr 
    481  1.11       gwr 	return (0);
    482  1.11       gwr }
    483  1.11       gwr 
    484  1.11       gwr /*
    485  1.11       gwr  * FBIOPUTCMAP:
    486  1.11       gwr  * Copy new colormap from user space and load.
    487  1.11       gwr  */
    488  1.12       gwr static int cg4putcmap(fb, data)
    489  1.11       gwr 	struct fbdevice *fb;
    490  1.12       gwr 	void *data;
    491  1.11       gwr {
    492  1.11       gwr 	struct cg4_softc *sc = fb->fb_private;
    493  1.11       gwr 	struct soft_cmap *cm = &sc->sc_cmap;
    494  1.14       gwr 	struct fbcmap *fbcm = data;
    495  1.11       gwr 	int error, start, count;
    496  1.11       gwr 
    497  1.11       gwr 	start = fbcm->index;
    498  1.11       gwr 	count = fbcm->count;
    499  1.11       gwr 	if ((start < 0) || (start >= CMAP_SIZE) ||
    500  1.11       gwr 	    (count < 0) || (start + count > CMAP_SIZE) )
    501  1.11       gwr 		return (EINVAL);
    502  1.11       gwr 
    503  1.11       gwr 	if ((error = copyin(fbcm->red, &cm->r[start], count)) != 0)
    504  1.11       gwr 		return (error);
    505  1.11       gwr 
    506  1.11       gwr 	if ((error = copyin(fbcm->green, &cm->g[start], count)) != 0)
    507  1.11       gwr 		return (error);
    508  1.11       gwr 
    509  1.11       gwr 	if ((error = copyin(fbcm->blue, &cm->b[start], count)) != 0)
    510  1.11       gwr 		return (error);
    511  1.11       gwr 
    512  1.15       gwr 	(*sc->sc_ldcmap)(sc);
    513  1.11       gwr 	return (0);
    514  1.11       gwr }
    515  1.11       gwr 
    516  1.11       gwr /****************************************************************
    517  1.11       gwr  * Routines for the "Type A" hardware
    518  1.11       gwr  ****************************************************************/
    519  1.15       gwr #ifdef	_SUN3_
    520  1.11       gwr 
    521  1.11       gwr static void
    522  1.11       gwr cg4a_init(sc)
    523  1.11       gwr 	struct cg4_softc *sc;
    524  1.11       gwr {
    525  1.11       gwr 	volatile struct amd_regs *ar = sc->sc_va_cmap;
    526  1.11       gwr 	struct soft_cmap *cm = &sc->sc_cmap;
    527  1.11       gwr 	int i;
    528  1.11       gwr 
    529  1.14       gwr 	/* Grab initial (current) color map. */
    530  1.11       gwr 	for(i = 0; i < 256; i++) {
    531  1.11       gwr 		cm->r[i] = ar->r[i];
    532  1.11       gwr 		cm->g[i] = ar->g[i];
    533  1.11       gwr 		cm->b[i] = ar->b[i];
    534  1.11       gwr 	}
    535  1.11       gwr }
    536  1.11       gwr 
    537  1.11       gwr static void
    538  1.11       gwr cg4a_ldcmap(sc)
    539  1.11       gwr 	struct cg4_softc *sc;
    540  1.11       gwr {
    541  1.11       gwr 	volatile struct amd_regs *ar = sc->sc_va_cmap;
    542  1.11       gwr 	struct soft_cmap *cm = &sc->sc_cmap;
    543  1.11       gwr 	int i;
    544  1.11       gwr 
    545  1.11       gwr 	/*
    546  1.11       gwr 	 * Now blast them into the chip!
    547  1.11       gwr 	 * XXX Should use retrace interrupt!
    548  1.11       gwr 	 * Just set a "need load" bit and let the
    549  1.11       gwr 	 * retrace interrupt handler do the work.
    550  1.11       gwr 	 */
    551  1.14       gwr 	if (sc->sc_video_on) {
    552  1.14       gwr 		/* Update H/W colormap. */
    553  1.14       gwr 		for (i = 0; i < 256; i++) {
    554  1.14       gwr 			ar->r[i] = cm->r[i];
    555  1.14       gwr 			ar->g[i] = cm->g[i];
    556  1.14       gwr 			ar->b[i] = cm->b[i];
    557  1.14       gwr 		}
    558  1.14       gwr 	} else {
    559  1.14       gwr 		/* Clear H/W colormap. */
    560  1.11       gwr 		for (i = 0; i < 256; i++) {
    561  1.11       gwr 			ar->r[i] = 0;
    562  1.11       gwr 			ar->g[i] = 0;
    563  1.11       gwr 			ar->b[i] = 0;
    564  1.11       gwr 		}
    565   1.1       gwr 	}
    566  1.11       gwr }
    567  1.15       gwr #endif	/* SUN3 */
    568  1.11       gwr 
    569  1.11       gwr /****************************************************************
    570  1.11       gwr  * Routines for the "Type B" hardware
    571  1.11       gwr  ****************************************************************/
    572   1.1       gwr 
    573  1.11       gwr static void
    574  1.11       gwr cg4b_init(sc)
    575  1.11       gwr 	struct cg4_softc *sc;
    576  1.11       gwr {
    577  1.11       gwr 	volatile struct bt_regs *bt = sc->sc_va_cmap;
    578  1.11       gwr 	struct soft_cmap *cm = &sc->sc_cmap;
    579  1.14       gwr 	union bt_cmap *btcm;
    580  1.11       gwr 	int i;
    581  1.11       gwr 
    582  1.14       gwr 	/* Need a buffer for colormap format translation. */
    583  1.15       gwr 	btcm = malloc(sizeof(*btcm), M_DEVBUF, M_WAITOK);
    584  1.14       gwr 	sc->sc_btcm = btcm;
    585  1.14       gwr 
    586  1.11       gwr 	/*
    587  1.11       gwr 	 * BT458 chip initialization as described in Brooktree's
    588  1.11       gwr 	 * 1993 Graphics and Imaging Product Databook (DB004-1/93).
    589  1.11       gwr 	 */
    590  1.11       gwr 	bt->bt_addr = 0x04;	/* select read mask register */
    591  1.11       gwr 	bt->bt_ctrl = 0xff;	/* all planes on */
    592  1.11       gwr 	bt->bt_addr = 0x05;	/* select blink mask register */
    593  1.11       gwr 	bt->bt_ctrl = 0x00;	/* all planes non-blinking */
    594  1.11       gwr 	bt->bt_addr = 0x06;	/* select command register */
    595  1.11       gwr 	bt->bt_ctrl = 0x43;	/* palette enabled, overlay planes enabled */
    596  1.11       gwr 	bt->bt_addr = 0x07;	/* select test register */
    597  1.11       gwr 	bt->bt_ctrl = 0x00;	/* set test mode */
    598  1.11       gwr 
    599  1.11       gwr 	/* grab initial (current) color map */
    600  1.11       gwr 	bt->bt_addr = 0;
    601  1.11       gwr 	for (i = 0; i < (256 * 3 / 4); i++) {
    602  1.11       gwr 		btcm->cm_chip[i] = bt->bt_cmap;
    603  1.11       gwr 	}
    604   1.1       gwr 
    605  1.14       gwr 	/* Transpose into H/W cmap into S/W form. */
    606  1.11       gwr 	for (i = 0; i < 256; i++) {
    607  1.11       gwr 		cm->r[i] = btcm->cm_map[i][0];
    608  1.11       gwr 		cm->g[i] = btcm->cm_map[i][1];
    609  1.11       gwr 		cm->b[i] = btcm->cm_map[i][2];
    610   1.1       gwr 	}
    611   1.1       gwr }
    612   1.1       gwr 
    613  1.11       gwr static void
    614  1.11       gwr cg4b_ldcmap(sc)
    615  1.11       gwr 	struct cg4_softc *sc;
    616   1.1       gwr {
    617  1.11       gwr 	volatile struct bt_regs *bt = sc->sc_va_cmap;
    618  1.11       gwr 	struct soft_cmap *cm = &sc->sc_cmap;
    619  1.11       gwr 	union bt_cmap *btcm = sc->sc_btcm;
    620  1.11       gwr 	int i;
    621   1.1       gwr 
    622  1.14       gwr 	/* Transpose S/W cmap into H/W form. */
    623  1.14       gwr 	for (i = 0; i < 256; i++) {
    624  1.14       gwr 		btcm->cm_map[i][0] = cm->r[i];
    625  1.14       gwr 		btcm->cm_map[i][1] = cm->g[i];
    626  1.14       gwr 		btcm->cm_map[i][2] = cm->b[i];
    627  1.14       gwr 	}
    628  1.14       gwr 
    629  1.11       gwr 	/*
    630  1.11       gwr 	 * Now blast them into the chip!
    631  1.11       gwr 	 * XXX Should use retrace interrupt!
    632  1.11       gwr 	 * Just set a "need load" bit and let the
    633  1.11       gwr 	 * retrace interrupt handler do the work.
    634  1.11       gwr 	 */
    635  1.11       gwr 	bt->bt_addr = 0;
    636  1.14       gwr 	if (sc->sc_video_on) {
    637  1.14       gwr 		/* Update H/W colormap. */
    638  1.14       gwr 		for (i = 0; i < (256 * 3 / 4); i++)
    639  1.14       gwr 			bt->bt_cmap = btcm->cm_chip[i];
    640  1.14       gwr 	} else {
    641  1.14       gwr 		/* Clear H/W colormap. */
    642  1.11       gwr 		for (i = 0; i < (256 * 3 / 4); i++)
    643  1.11       gwr 			bt->bt_cmap = 0;
    644  1.11       gwr 	}
    645   1.1       gwr }
    646  1.11       gwr 
    647