cg4.c revision 1.22.2.2 1 1.22.2.2 fvdl /* $NetBSD: cg4.c,v 1.22.2.2 2001/10/10 11:56:37 fvdl Exp $ */
2 1.1 gwr
3 1.1 gwr /*
4 1.1 gwr * Copyright (c) 1992, 1993
5 1.1 gwr * The Regents of the University of California. All rights reserved.
6 1.1 gwr *
7 1.1 gwr * This software was developed by the Computer Systems Engineering group
8 1.1 gwr * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
9 1.1 gwr * contributed to Berkeley.
10 1.1 gwr *
11 1.1 gwr * All advertising materials mentioning features or use of this software
12 1.1 gwr * must display the following acknowledgement:
13 1.1 gwr * This product includes software developed by the University of
14 1.1 gwr * California, Lawrence Berkeley Laboratory.
15 1.1 gwr *
16 1.1 gwr * Redistribution and use in source and binary forms, with or without
17 1.1 gwr * modification, are permitted provided that the following conditions
18 1.1 gwr * are met:
19 1.1 gwr * 1. Redistributions of source code must retain the above copyright
20 1.1 gwr * notice, this list of conditions and the following disclaimer.
21 1.1 gwr * 2. Redistributions in binary form must reproduce the above copyright
22 1.1 gwr * notice, this list of conditions and the following disclaimer in the
23 1.1 gwr * documentation and/or other materials provided with the distribution.
24 1.1 gwr * 3. All advertising materials mentioning features or use of this software
25 1.1 gwr * must display the following acknowledgement:
26 1.1 gwr * This product includes software developed by the University of
27 1.1 gwr * California, Berkeley and its contributors.
28 1.1 gwr * 4. Neither the name of the University nor the names of its contributors
29 1.1 gwr * may be used to endorse or promote products derived from this software
30 1.1 gwr * without specific prior written permission.
31 1.1 gwr *
32 1.1 gwr * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
33 1.1 gwr * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
34 1.1 gwr * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
35 1.1 gwr * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
36 1.1 gwr * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
37 1.1 gwr * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
38 1.1 gwr * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
39 1.1 gwr * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
40 1.1 gwr * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
41 1.1 gwr * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
42 1.1 gwr * SUCH DAMAGE.
43 1.1 gwr *
44 1.1 gwr * from: @(#)cgthree.c 8.2 (Berkeley) 10/30/93
45 1.1 gwr */
46 1.1 gwr
47 1.1 gwr /*
48 1.1 gwr * color display (cg4) driver.
49 1.1 gwr *
50 1.11 gwr * Credits, history:
51 1.11 gwr * Gordon Ross created this driver based on the cg3 driver from
52 1.11 gwr * the sparc port as distributed in BSD 4.4 Lite, but included
53 1.11 gwr * support for only the "type B" adapter (Brooktree DACs).
54 1.11 gwr * Ezra Story added support for the "type A" (AMD DACs).
55 1.1 gwr *
56 1.11 gwr * Todo:
57 1.11 gwr * Make this driver handle video interrupts.
58 1.11 gwr * Defer colormap updates to vertical retrace interrupts.
59 1.1 gwr */
60 1.1 gwr
61 1.1 gwr #include <sys/param.h>
62 1.11 gwr #include <sys/systm.h>
63 1.12 gwr #include <sys/conf.h>
64 1.1 gwr #include <sys/device.h>
65 1.1 gwr #include <sys/ioctl.h>
66 1.1 gwr #include <sys/malloc.h>
67 1.1 gwr #include <sys/mman.h>
68 1.12 gwr #include <sys/proc.h>
69 1.1 gwr #include <sys/tty.h>
70 1.22.2.2 fvdl #include <sys/vnode.h>
71 1.1 gwr
72 1.21 mrg #include <uvm/uvm_extern.h>
73 1.1 gwr
74 1.12 gwr #include <machine/autoconf.h>
75 1.2 gwr #include <machine/cpu.h>
76 1.22.2.1 fvdl #include <dev/sun/fbio.h>
77 1.12 gwr #include <machine/idprom.h>
78 1.1 gwr #include <machine/pmap.h>
79 1.1 gwr
80 1.15 gwr #include <sun3/dev/fbvar.h>
81 1.15 gwr #include <sun3/dev/btreg.h>
82 1.15 gwr #include <sun3/dev/cg4reg.h>
83 1.15 gwr #include <sun3/dev/p4reg.h>
84 1.15 gwr
85 1.18 gwr union bt_cmap_u {
86 1.18 gwr u_char btcm_char[256 * 3]; /* raw data */
87 1.18 gwr u_char btcm_rgb[256][3]; /* 256 R/G/B entries */
88 1.18 gwr u_int btcm_int[256 * 3 / 4]; /* the way the chip gets loaded */
89 1.18 gwr };
90 1.18 gwr
91 1.15 gwr #define CG4_TYPE_A 0 /* AMD DACs */
92 1.15 gwr #define CG4_TYPE_B 1 /* Brooktree DACs */
93 1.1 gwr
94 1.12 gwr cdev_decl(cg4);
95 1.12 gwr
96 1.11 gwr #define CG4_MMAP_SIZE (CG4_OVERLAY_SIZE + CG4_ENABLE_SIZE + CG4_PIXMAP_SIZE)
97 1.11 gwr
98 1.11 gwr #define CMAP_SIZE 256
99 1.11 gwr struct soft_cmap {
100 1.11 gwr u_char r[CMAP_SIZE];
101 1.11 gwr u_char g[CMAP_SIZE];
102 1.11 gwr u_char b[CMAP_SIZE];
103 1.11 gwr };
104 1.11 gwr
105 1.1 gwr /* per-display variables */
106 1.1 gwr struct cg4_softc {
107 1.1 gwr struct device sc_dev; /* base device */
108 1.1 gwr struct fbdevice sc_fb; /* frame buffer device */
109 1.11 gwr int sc_cg4type; /* A or B */
110 1.11 gwr int sc_pa_overlay; /* phys. addr. of overlay plane */
111 1.11 gwr int sc_pa_enable; /* phys. addr. of enable plane */
112 1.11 gwr int sc_pa_pixmap; /* phys. addr. of color plane */
113 1.14 gwr int sc_video_on; /* zero if blanked */
114 1.14 gwr void *sc_va_cmap; /* Colormap h/w (mapped KVA) */
115 1.14 gwr void *sc_btcm; /* Soft cmap, Brooktree format */
116 1.18 gwr void (*sc_ldcmap) __P((struct cg4_softc *));
117 1.14 gwr struct soft_cmap sc_cmap; /* Soft cmap, user format */
118 1.1 gwr };
119 1.1 gwr
120 1.1 gwr /* autoconfiguration driver */
121 1.1 gwr static void cg4attach __P((struct device *, struct device *, void *));
122 1.12 gwr static int cg4match __P((struct device *, struct cfdata *, void *));
123 1.1 gwr
124 1.7 thorpej struct cfattach cgfour_ca = {
125 1.7 thorpej sizeof(struct cg4_softc), cg4match, cg4attach
126 1.7 thorpej };
127 1.7 thorpej
128 1.13 thorpej extern struct cfdriver cgfour_cd;
129 1.1 gwr
130 1.12 gwr static int cg4gattr __P((struct fbdevice *, void *));
131 1.12 gwr static int cg4gvideo __P((struct fbdevice *, void *));
132 1.12 gwr static int cg4svideo __P((struct fbdevice *, void *));
133 1.12 gwr static int cg4getcmap __P((struct fbdevice *, void *));
134 1.12 gwr static int cg4putcmap __P((struct fbdevice *, void *));
135 1.1 gwr
136 1.18 gwr #ifdef _SUN3_
137 1.11 gwr static void cg4a_init __P((struct cg4_softc *));
138 1.11 gwr static void cg4a_ldcmap __P((struct cg4_softc *));
139 1.18 gwr #endif /* SUN3 */
140 1.11 gwr
141 1.11 gwr static void cg4b_init __P((struct cg4_softc *));
142 1.11 gwr static void cg4b_ldcmap __P((struct cg4_softc *));
143 1.11 gwr
144 1.11 gwr static struct fbdriver cg4_fbdriver = {
145 1.6 gwr cg4open, cg4close, cg4mmap, cg4gattr,
146 1.1 gwr cg4gvideo, cg4svideo,
147 1.1 gwr cg4getcmap, cg4putcmap };
148 1.1 gwr
149 1.1 gwr /*
150 1.1 gwr * Match a cg4.
151 1.1 gwr */
152 1.1 gwr static int
153 1.12 gwr cg4match(parent, cf, args)
154 1.1 gwr struct device *parent;
155 1.12 gwr struct cfdata *cf;
156 1.12 gwr void *args;
157 1.1 gwr {
158 1.1 gwr struct confargs *ca = args;
159 1.17 gwr int mid, p4id, peekval, tmp;
160 1.15 gwr void *p4reg;
161 1.15 gwr
162 1.15 gwr /* No default address support. */
163 1.15 gwr if (ca->ca_paddr == -1)
164 1.15 gwr return (0);
165 1.15 gwr
166 1.15 gwr /*
167 1.15 gwr * Slight hack here: The low four bits of the
168 1.15 gwr * config flags, if set, restrict the match to
169 1.15 gwr * that machine "implementation" only.
170 1.15 gwr */
171 1.15 gwr mid = cf->cf_flags & IDM_IMPL_MASK;
172 1.15 gwr if (mid && (mid != (cpu_machine_id & IDM_IMPL_MASK)))
173 1.15 gwr return (0);
174 1.2 gwr
175 1.15 gwr /*
176 1.15 gwr * The config flag 0x10 if set means we are
177 1.17 gwr * looking for a Type A board (3/110).
178 1.15 gwr */
179 1.17 gwr if (cf->cf_flags & 0x10) {
180 1.15 gwr #ifdef _SUN3_
181 1.17 gwr /* Type A: Check for AMD RAMDACs in control space. */
182 1.11 gwr if (bus_peek(BUS_OBIO, CG4A_OBIO_CMAP, 1) == -1)
183 1.11 gwr return (0);
184 1.17 gwr /* Check for the overlay plane. */
185 1.17 gwr tmp = ca->ca_paddr + CG4A_OFF_OVERLAY;
186 1.17 gwr if (bus_peek(ca->ca_bustype, tmp, 1) == -1)
187 1.17 gwr return (0);
188 1.17 gwr /* OK, it looks like a Type A. */
189 1.15 gwr return (1);
190 1.17 gwr #else /* SUN3 */
191 1.17 gwr /* Only the Sun3/110 ever has a type A. */
192 1.17 gwr return (0);
193 1.17 gwr #endif /* SUN3 */
194 1.15 gwr }
195 1.11 gwr
196 1.15 gwr /*
197 1.17 gwr * From here on, it is a type B or nothing.
198 1.17 gwr * The config flag 0x20 if set means there
199 1.17 gwr * is no P4 register. (bus error)
200 1.15 gwr */
201 1.17 gwr if ((cf->cf_flags & 0x20) == 0) {
202 1.17 gwr p4reg = bus_tmapin(ca->ca_bustype, ca->ca_paddr);
203 1.17 gwr peekval = peek_long(p4reg);
204 1.17 gwr p4id = (peekval == -1) ?
205 1.17 gwr P4_NOTFOUND : fb_pfour_id(p4reg);
206 1.17 gwr bus_tmapout(p4reg);
207 1.17 gwr if (peekval == -1)
208 1.17 gwr return (0);
209 1.17 gwr if (p4id != P4_ID_COLOR8P1) {
210 1.15 gwr #ifdef DEBUG
211 1.17 gwr printf("cgfour at 0x%x match p4id=0x%x fails\n",
212 1.17 gwr ca->ca_paddr, p4id & 0xFF);
213 1.15 gwr #endif
214 1.17 gwr return (0);
215 1.17 gwr }
216 1.2 gwr }
217 1.1 gwr
218 1.17 gwr /*
219 1.17 gwr * Check for CMAP hardware and overlay plane.
220 1.17 gwr */
221 1.17 gwr tmp = ca->ca_paddr + CG4B_OFF_CMAP;
222 1.17 gwr if (bus_peek(ca->ca_bustype, tmp, 4) == -1)
223 1.17 gwr return (0);
224 1.17 gwr tmp = ca->ca_paddr + CG4B_OFF_OVERLAY;
225 1.17 gwr if (bus_peek(ca->ca_bustype, tmp, 1) == -1)
226 1.17 gwr return (0);
227 1.17 gwr
228 1.17 gwr return (1);
229 1.1 gwr }
230 1.1 gwr
231 1.1 gwr /*
232 1.1 gwr * Attach a display. We need to notice if it is the console, too.
233 1.1 gwr */
234 1.1 gwr static void
235 1.1 gwr cg4attach(parent, self, args)
236 1.1 gwr struct device *parent, *self;
237 1.1 gwr void *args;
238 1.1 gwr {
239 1.1 gwr struct cg4_softc *sc = (struct cg4_softc *)self;
240 1.1 gwr struct fbdevice *fb = &sc->sc_fb;
241 1.1 gwr struct confargs *ca = args;
242 1.1 gwr struct fbtype *fbt;
243 1.17 gwr int tmp;
244 1.1 gwr
245 1.1 gwr fbt = &fb->fb_fbtype;
246 1.1 gwr fbt->fb_type = FBTYPE_SUN4COLOR;
247 1.15 gwr fbt->fb_width = 1152; /* default - see below */
248 1.15 gwr fbt->fb_height = 900; /* default - see below */
249 1.1 gwr fbt->fb_depth = 8;
250 1.1 gwr fbt->fb_cmsize = 256;
251 1.15 gwr fbt->fb_size = CG4_MMAP_SIZE;
252 1.15 gwr fb->fb_driver = &cg4_fbdriver;
253 1.15 gwr fb->fb_private = sc;
254 1.15 gwr fb->fb_name = sc->sc_dev.dv_xname;
255 1.15 gwr fb->fb_flags = sc->sc_dev.dv_cfdata->cf_flags;
256 1.1 gwr
257 1.15 gwr /*
258 1.15 gwr * The config flag 0x10 if set means we are
259 1.15 gwr * attaching a Type A (3/110) which has the
260 1.15 gwr * AMD RAMDACs in control space, and no P4.
261 1.15 gwr */
262 1.15 gwr if (fb->fb_flags & 0x10) {
263 1.15 gwr #ifdef _SUN3_
264 1.15 gwr sc->sc_cg4type = CG4_TYPE_A;
265 1.15 gwr sc->sc_ldcmap = cg4a_ldcmap;
266 1.11 gwr sc->sc_pa_overlay = ca->ca_paddr + CG4A_OFF_OVERLAY;
267 1.11 gwr sc->sc_pa_enable = ca->ca_paddr + CG4A_OFF_ENABLE;
268 1.11 gwr sc->sc_pa_pixmap = ca->ca_paddr + CG4A_OFF_PIXMAP;
269 1.16 gwr sc->sc_va_cmap = bus_mapin(BUS_OBIO, CG4A_OBIO_CMAP,
270 1.16 gwr sizeof(struct amd_regs));
271 1.11 gwr cg4a_init(sc);
272 1.15 gwr #else /* SUN3 */
273 1.15 gwr panic("cgfour flags 0x10");
274 1.15 gwr #endif /* SUN3 */
275 1.15 gwr } else {
276 1.15 gwr sc->sc_cg4type = CG4_TYPE_B;
277 1.15 gwr sc->sc_ldcmap = cg4b_ldcmap;
278 1.11 gwr sc->sc_pa_overlay = ca->ca_paddr + CG4B_OFF_OVERLAY;
279 1.11 gwr sc->sc_pa_enable = ca->ca_paddr + CG4B_OFF_ENABLE;
280 1.11 gwr sc->sc_pa_pixmap = ca->ca_paddr + CG4B_OFF_PIXMAP;
281 1.17 gwr tmp = ca->ca_paddr + CG4B_OFF_CMAP;
282 1.16 gwr sc->sc_va_cmap = bus_mapin(ca->ca_bustype, tmp,
283 1.16 gwr sizeof(struct bt_regs));
284 1.11 gwr cg4b_init(sc);
285 1.17 gwr }
286 1.15 gwr
287 1.17 gwr if ((fb->fb_flags & 0x20) == 0) {
288 1.17 gwr /* It is supposed to have a P4 register. */
289 1.17 gwr fb->fb_pfour = bus_mapin(ca->ca_bustype, ca->ca_paddr, 4);
290 1.11 gwr }
291 1.1 gwr
292 1.15 gwr /*
293 1.15 gwr * Determine width and height as follows:
294 1.15 gwr * If it has a P4 register, use that;
295 1.15 gwr * else if unit==0, use the EEPROM size,
296 1.15 gwr * else make our best guess.
297 1.15 gwr */
298 1.15 gwr if (fb->fb_pfour)
299 1.15 gwr fb_pfour_setsize(fb);
300 1.15 gwr else if (sc->sc_dev.dv_unit == 0)
301 1.15 gwr fb_eeprom_setsize(fb);
302 1.15 gwr else {
303 1.15 gwr /* Guess based on machine ID. */
304 1.15 gwr switch (cpu_machine_id) {
305 1.15 gwr default:
306 1.15 gwr /* Leave the defaults set above. */
307 1.15 gwr break;
308 1.15 gwr }
309 1.15 gwr }
310 1.10 christos printf(" (%dx%d)\n", fbt->fb_width, fbt->fb_height);
311 1.15 gwr
312 1.15 gwr /*
313 1.15 gwr * Make sure video is on. This driver uses a
314 1.15 gwr * black colormap to blank the screen, so if
315 1.15 gwr * there is any global enable, set it here.
316 1.15 gwr */
317 1.15 gwr tmp = 1;
318 1.15 gwr cg4svideo(fb, &tmp);
319 1.15 gwr if (fb->fb_pfour)
320 1.15 gwr fb_pfour_set_video(fb, 1);
321 1.15 gwr else
322 1.15 gwr enable_video(1);
323 1.15 gwr
324 1.15 gwr /* Let /dev/fb know we are here. */
325 1.2 gwr fb_attach(fb, 4);
326 1.1 gwr }
327 1.1 gwr
328 1.1 gwr int
329 1.22.2.2 fvdl cg4open(devvp, flags, mode, p)
330 1.22.2.2 fvdl struct vnode *devvp;
331 1.1 gwr int flags, mode;
332 1.1 gwr struct proc *p;
333 1.1 gwr {
334 1.22.2.2 fvdl dev_t dev = vdev_rdev(devvp);
335 1.1 gwr int unit = minor(dev);
336 1.1 gwr
337 1.7 thorpej if (unit >= cgfour_cd.cd_ndevs || cgfour_cd.cd_devs[unit] == NULL)
338 1.1 gwr return (ENXIO);
339 1.22.2.2 fvdl vdev_setprivdata(devvp, cgfour_cd.cd_devs[unit]);
340 1.1 gwr return (0);
341 1.1 gwr }
342 1.1 gwr
343 1.1 gwr int
344 1.22.2.2 fvdl cg4close(devvp, flags, mode, p)
345 1.22.2.2 fvdl struct vnode *devvp;
346 1.1 gwr int flags, mode;
347 1.1 gwr struct proc *p;
348 1.1 gwr {
349 1.1 gwr
350 1.1 gwr return (0);
351 1.1 gwr }
352 1.1 gwr
353 1.1 gwr int
354 1.22.2.2 fvdl cg4ioctl(devvp, cmd, data, flags, p)
355 1.22.2.2 fvdl struct vnode *devvp;
356 1.1 gwr u_long cmd;
357 1.1 gwr caddr_t data;
358 1.1 gwr int flags;
359 1.1 gwr struct proc *p;
360 1.1 gwr {
361 1.22.2.2 fvdl struct cg4_softc *sc = vdev_privdata(devvp);
362 1.1 gwr
363 1.1 gwr return (fbioctlfb(&sc->sc_fb, cmd, data));
364 1.1 gwr }
365 1.1 gwr
366 1.1 gwr /*
367 1.1 gwr * Return the address that would map the given device at the given
368 1.1 gwr * offset, allowing for the given protection, or return -1 for error.
369 1.1 gwr *
370 1.1 gwr * X11 expects its mmap'd region to look like this:
371 1.11 gwr * 128k overlay data memory
372 1.11 gwr * 128k overlay enable bitmap
373 1.1 gwr * 1024k color memory
374 1.15 gwr *
375 1.15 gwr * The hardware looks completely different.
376 1.1 gwr */
377 1.20 simonb paddr_t
378 1.22.2.2 fvdl cg4mmap(devvp, off, prot)
379 1.22.2.2 fvdl struct vnode *devvp;
380 1.20 simonb off_t off;
381 1.2 gwr int prot;
382 1.1 gwr {
383 1.22.2.2 fvdl struct cg4_softc *sc = vdev_privdata(devvp);
384 1.22 tsutsui int physbase;
385 1.1 gwr
386 1.1 gwr if (off & PGOFSET)
387 1.5 mycroft panic("cg4mmap");
388 1.1 gwr
389 1.14 gwr if ((off < 0) || (off >= CG4_MMAP_SIZE))
390 1.2 gwr return (-1);
391 1.2 gwr
392 1.2 gwr if (off < 0x40000) {
393 1.2 gwr if (off < 0x20000) {
394 1.11 gwr physbase = sc->sc_pa_overlay;
395 1.2 gwr } else {
396 1.2 gwr /* enable plane */
397 1.2 gwr off -= 0x20000;
398 1.11 gwr physbase = sc->sc_pa_enable;
399 1.2 gwr }
400 1.2 gwr } else {
401 1.2 gwr /* pixel map */
402 1.2 gwr off -= 0x40000;
403 1.11 gwr physbase = sc->sc_pa_pixmap;
404 1.1 gwr }
405 1.1 gwr
406 1.1 gwr /*
407 1.1 gwr * I turned on PMAP_NC here to disable the cache as I was
408 1.15 gwr * getting horribly broken behaviour without it.
409 1.1 gwr */
410 1.2 gwr return ((physbase + off) | PMAP_NC);
411 1.1 gwr }
412 1.1 gwr
413 1.1 gwr /*
414 1.1 gwr * Internal ioctl functions.
415 1.1 gwr */
416 1.1 gwr
417 1.1 gwr /* FBIOGATTR: */
418 1.12 gwr static int cg4gattr(fb, data)
419 1.1 gwr struct fbdevice *fb;
420 1.12 gwr void *data;
421 1.1 gwr {
422 1.12 gwr struct fbgattr *fba = data;
423 1.1 gwr
424 1.1 gwr fba->real_type = fb->fb_fbtype.fb_type;
425 1.1 gwr fba->owner = 0; /* XXX - TIOCCONS stuff? */
426 1.1 gwr fba->fbtype = fb->fb_fbtype;
427 1.1 gwr fba->sattr.flags = 0;
428 1.1 gwr fba->sattr.emu_type = fb->fb_fbtype.fb_type;
429 1.1 gwr fba->sattr.dev_specific[0] = -1;
430 1.1 gwr fba->emu_types[0] = fb->fb_fbtype.fb_type;
431 1.1 gwr fba->emu_types[1] = -1;
432 1.1 gwr return (0);
433 1.1 gwr }
434 1.1 gwr
435 1.1 gwr /* FBIOGVIDEO: */
436 1.12 gwr static int cg4gvideo(fb, data)
437 1.1 gwr struct fbdevice *fb;
438 1.12 gwr void *data;
439 1.1 gwr {
440 1.14 gwr struct cg4_softc *sc = fb->fb_private;
441 1.12 gwr int *on = data;
442 1.1 gwr
443 1.14 gwr *on = sc->sc_video_on;
444 1.1 gwr return (0);
445 1.1 gwr }
446 1.1 gwr
447 1.1 gwr /* FBIOSVIDEO: */
448 1.12 gwr static int cg4svideo(fb, data)
449 1.1 gwr struct fbdevice *fb;
450 1.12 gwr void *data;
451 1.1 gwr {
452 1.14 gwr struct cg4_softc *sc = fb->fb_private;
453 1.12 gwr int *on = data;
454 1.11 gwr
455 1.14 gwr if (sc->sc_video_on == *on)
456 1.14 gwr return (0);
457 1.14 gwr sc->sc_video_on = *on;
458 1.14 gwr
459 1.15 gwr (*sc->sc_ldcmap)(sc);
460 1.11 gwr return (0);
461 1.11 gwr }
462 1.11 gwr
463 1.11 gwr /*
464 1.11 gwr * FBIOGETCMAP:
465 1.11 gwr * Copy current colormap out to user space.
466 1.11 gwr */
467 1.12 gwr static int cg4getcmap(fb, data)
468 1.11 gwr struct fbdevice *fb;
469 1.12 gwr void *data;
470 1.11 gwr {
471 1.11 gwr struct cg4_softc *sc = fb->fb_private;
472 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
473 1.14 gwr struct fbcmap *fbcm = data;
474 1.11 gwr int error, start, count;
475 1.11 gwr
476 1.11 gwr start = fbcm->index;
477 1.11 gwr count = fbcm->count;
478 1.11 gwr if ((start < 0) || (start >= CMAP_SIZE) ||
479 1.11 gwr (count < 0) || (start + count > CMAP_SIZE) )
480 1.11 gwr return (EINVAL);
481 1.11 gwr
482 1.11 gwr if ((error = copyout(&cm->r[start], fbcm->red, count)) != 0)
483 1.11 gwr return (error);
484 1.11 gwr
485 1.11 gwr if ((error = copyout(&cm->g[start], fbcm->green, count)) != 0)
486 1.11 gwr return (error);
487 1.11 gwr
488 1.11 gwr if ((error = copyout(&cm->b[start], fbcm->blue, count)) != 0)
489 1.11 gwr return (error);
490 1.11 gwr
491 1.11 gwr return (0);
492 1.11 gwr }
493 1.11 gwr
494 1.11 gwr /*
495 1.11 gwr * FBIOPUTCMAP:
496 1.11 gwr * Copy new colormap from user space and load.
497 1.11 gwr */
498 1.12 gwr static int cg4putcmap(fb, data)
499 1.11 gwr struct fbdevice *fb;
500 1.12 gwr void *data;
501 1.11 gwr {
502 1.11 gwr struct cg4_softc *sc = fb->fb_private;
503 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
504 1.14 gwr struct fbcmap *fbcm = data;
505 1.11 gwr int error, start, count;
506 1.11 gwr
507 1.11 gwr start = fbcm->index;
508 1.11 gwr count = fbcm->count;
509 1.11 gwr if ((start < 0) || (start >= CMAP_SIZE) ||
510 1.11 gwr (count < 0) || (start + count > CMAP_SIZE) )
511 1.11 gwr return (EINVAL);
512 1.11 gwr
513 1.11 gwr if ((error = copyin(fbcm->red, &cm->r[start], count)) != 0)
514 1.11 gwr return (error);
515 1.11 gwr
516 1.11 gwr if ((error = copyin(fbcm->green, &cm->g[start], count)) != 0)
517 1.11 gwr return (error);
518 1.11 gwr
519 1.11 gwr if ((error = copyin(fbcm->blue, &cm->b[start], count)) != 0)
520 1.11 gwr return (error);
521 1.11 gwr
522 1.15 gwr (*sc->sc_ldcmap)(sc);
523 1.11 gwr return (0);
524 1.11 gwr }
525 1.11 gwr
526 1.11 gwr /****************************************************************
527 1.11 gwr * Routines for the "Type A" hardware
528 1.11 gwr ****************************************************************/
529 1.15 gwr #ifdef _SUN3_
530 1.11 gwr
531 1.11 gwr static void
532 1.11 gwr cg4a_init(sc)
533 1.11 gwr struct cg4_softc *sc;
534 1.11 gwr {
535 1.11 gwr volatile struct amd_regs *ar = sc->sc_va_cmap;
536 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
537 1.11 gwr int i;
538 1.11 gwr
539 1.14 gwr /* Grab initial (current) color map. */
540 1.11 gwr for(i = 0; i < 256; i++) {
541 1.11 gwr cm->r[i] = ar->r[i];
542 1.11 gwr cm->g[i] = ar->g[i];
543 1.11 gwr cm->b[i] = ar->b[i];
544 1.11 gwr }
545 1.11 gwr }
546 1.11 gwr
547 1.11 gwr static void
548 1.11 gwr cg4a_ldcmap(sc)
549 1.11 gwr struct cg4_softc *sc;
550 1.11 gwr {
551 1.11 gwr volatile struct amd_regs *ar = sc->sc_va_cmap;
552 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
553 1.11 gwr int i;
554 1.11 gwr
555 1.11 gwr /*
556 1.11 gwr * Now blast them into the chip!
557 1.11 gwr * XXX Should use retrace interrupt!
558 1.11 gwr * Just set a "need load" bit and let the
559 1.11 gwr * retrace interrupt handler do the work.
560 1.11 gwr */
561 1.14 gwr if (sc->sc_video_on) {
562 1.14 gwr /* Update H/W colormap. */
563 1.14 gwr for (i = 0; i < 256; i++) {
564 1.14 gwr ar->r[i] = cm->r[i];
565 1.14 gwr ar->g[i] = cm->g[i];
566 1.14 gwr ar->b[i] = cm->b[i];
567 1.14 gwr }
568 1.14 gwr } else {
569 1.14 gwr /* Clear H/W colormap. */
570 1.11 gwr for (i = 0; i < 256; i++) {
571 1.11 gwr ar->r[i] = 0;
572 1.11 gwr ar->g[i] = 0;
573 1.11 gwr ar->b[i] = 0;
574 1.11 gwr }
575 1.1 gwr }
576 1.11 gwr }
577 1.15 gwr #endif /* SUN3 */
578 1.11 gwr
579 1.11 gwr /****************************************************************
580 1.11 gwr * Routines for the "Type B" hardware
581 1.11 gwr ****************************************************************/
582 1.1 gwr
583 1.11 gwr static void
584 1.11 gwr cg4b_init(sc)
585 1.11 gwr struct cg4_softc *sc;
586 1.11 gwr {
587 1.11 gwr volatile struct bt_regs *bt = sc->sc_va_cmap;
588 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
589 1.18 gwr union bt_cmap_u *btcm;
590 1.11 gwr int i;
591 1.11 gwr
592 1.14 gwr /* Need a buffer for colormap format translation. */
593 1.15 gwr btcm = malloc(sizeof(*btcm), M_DEVBUF, M_WAITOK);
594 1.14 gwr sc->sc_btcm = btcm;
595 1.14 gwr
596 1.11 gwr /*
597 1.11 gwr * BT458 chip initialization as described in Brooktree's
598 1.11 gwr * 1993 Graphics and Imaging Product Databook (DB004-1/93).
599 1.18 gwr *
600 1.18 gwr * It appears that the 3/60 uses the low byte, and the 3/80
601 1.18 gwr * uses the high byte, while both ignore the other bytes.
602 1.18 gwr * Writing same value to all bytes works on both.
603 1.18 gwr */
604 1.18 gwr bt->bt_addr = 0x04040404; /* select read mask register */
605 1.18 gwr bt->bt_ctrl = ~0; /* all planes on */
606 1.18 gwr bt->bt_addr = 0x05050505; /* select blink mask register */
607 1.18 gwr bt->bt_ctrl = 0; /* all planes non-blinking */
608 1.18 gwr bt->bt_addr = 0x06060606; /* select command register */
609 1.18 gwr bt->bt_ctrl = 0x43434343; /* palette enabled, overlay planes enabled */
610 1.18 gwr bt->bt_addr = 0x07070707; /* select test register */
611 1.18 gwr bt->bt_ctrl = 0; /* not test mode */
612 1.11 gwr
613 1.11 gwr /* grab initial (current) color map */
614 1.11 gwr bt->bt_addr = 0;
615 1.18 gwr #ifdef _SUN3_
616 1.18 gwr /* Sun3/60 wants 32-bit access, packed. */
617 1.18 gwr for (i = 0; i < (256 * 3 / 4); i++)
618 1.18 gwr btcm->btcm_int[i] = bt->bt_cmap;
619 1.18 gwr #else /* SUN3 */
620 1.18 gwr /* Sun3/80 wants 8-bits in the high byte. */
621 1.18 gwr for (i = 0; i < (256 * 3); i++)
622 1.18 gwr btcm->btcm_char[i] = bt->bt_cmap >> 24;
623 1.18 gwr #endif /* SUN3 */
624 1.1 gwr
625 1.14 gwr /* Transpose into H/W cmap into S/W form. */
626 1.11 gwr for (i = 0; i < 256; i++) {
627 1.18 gwr cm->r[i] = btcm->btcm_rgb[i][0];
628 1.18 gwr cm->g[i] = btcm->btcm_rgb[i][1];
629 1.18 gwr cm->b[i] = btcm->btcm_rgb[i][2];
630 1.1 gwr }
631 1.1 gwr }
632 1.1 gwr
633 1.11 gwr static void
634 1.11 gwr cg4b_ldcmap(sc)
635 1.11 gwr struct cg4_softc *sc;
636 1.1 gwr {
637 1.11 gwr volatile struct bt_regs *bt = sc->sc_va_cmap;
638 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
639 1.18 gwr union bt_cmap_u *btcm = sc->sc_btcm;
640 1.11 gwr int i;
641 1.1 gwr
642 1.14 gwr /* Transpose S/W cmap into H/W form. */
643 1.14 gwr for (i = 0; i < 256; i++) {
644 1.18 gwr btcm->btcm_rgb[i][0] = cm->r[i];
645 1.18 gwr btcm->btcm_rgb[i][1] = cm->g[i];
646 1.18 gwr btcm->btcm_rgb[i][2] = cm->b[i];
647 1.14 gwr }
648 1.14 gwr
649 1.11 gwr /*
650 1.11 gwr * Now blast them into the chip!
651 1.11 gwr * XXX Should use retrace interrupt!
652 1.11 gwr * Just set a "need load" bit and let the
653 1.11 gwr * retrace interrupt handler do the work.
654 1.11 gwr */
655 1.11 gwr bt->bt_addr = 0;
656 1.19 gwr
657 1.19 gwr #ifdef _SUN3_
658 1.19 gwr /* Sun3/60 wants 32-bit access, packed. */
659 1.14 gwr if (sc->sc_video_on) {
660 1.14 gwr /* Update H/W colormap. */
661 1.14 gwr for (i = 0; i < (256 * 3 / 4); i++)
662 1.18 gwr bt->bt_cmap = btcm->btcm_int[i];
663 1.19 gwr } else {
664 1.19 gwr /* Clear H/W colormap. */
665 1.19 gwr for (i = 0; i < (256 * 3 / 4); i++)
666 1.19 gwr bt->bt_cmap = 0;
667 1.19 gwr }
668 1.18 gwr #else /* SUN3 */
669 1.19 gwr /* Sun3/80 wants 8-bits in the high byte. */
670 1.19 gwr if (sc->sc_video_on) {
671 1.19 gwr /* Update H/W colormap. */
672 1.18 gwr for (i = 0; i < (256 * 3); i++)
673 1.18 gwr bt->bt_cmap = btcm->btcm_char[i] << 24;
674 1.14 gwr } else {
675 1.14 gwr /* Clear H/W colormap. */
676 1.18 gwr for (i = 0; i < (256 * 3); i++)
677 1.18 gwr bt->bt_cmap = 0;
678 1.19 gwr }
679 1.18 gwr #endif /* SUN3 */
680 1.1 gwr }
681 1.11 gwr
682