cg4.c revision 1.24 1 1.24 itojun /* $NetBSD: cg4.c,v 1.24 2002/08/03 00:13:01 itojun Exp $ */
2 1.1 gwr
3 1.1 gwr /*
4 1.1 gwr * Copyright (c) 1992, 1993
5 1.1 gwr * The Regents of the University of California. All rights reserved.
6 1.1 gwr *
7 1.1 gwr * This software was developed by the Computer Systems Engineering group
8 1.1 gwr * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
9 1.1 gwr * contributed to Berkeley.
10 1.1 gwr *
11 1.1 gwr * All advertising materials mentioning features or use of this software
12 1.1 gwr * must display the following acknowledgement:
13 1.1 gwr * This product includes software developed by the University of
14 1.1 gwr * California, Lawrence Berkeley Laboratory.
15 1.1 gwr *
16 1.1 gwr * Redistribution and use in source and binary forms, with or without
17 1.1 gwr * modification, are permitted provided that the following conditions
18 1.1 gwr * are met:
19 1.1 gwr * 1. Redistributions of source code must retain the above copyright
20 1.1 gwr * notice, this list of conditions and the following disclaimer.
21 1.1 gwr * 2. Redistributions in binary form must reproduce the above copyright
22 1.1 gwr * notice, this list of conditions and the following disclaimer in the
23 1.1 gwr * documentation and/or other materials provided with the distribution.
24 1.1 gwr * 3. All advertising materials mentioning features or use of this software
25 1.1 gwr * must display the following acknowledgement:
26 1.1 gwr * This product includes software developed by the University of
27 1.1 gwr * California, Berkeley and its contributors.
28 1.1 gwr * 4. Neither the name of the University nor the names of its contributors
29 1.1 gwr * may be used to endorse or promote products derived from this software
30 1.1 gwr * without specific prior written permission.
31 1.1 gwr *
32 1.1 gwr * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
33 1.1 gwr * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
34 1.1 gwr * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
35 1.1 gwr * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
36 1.1 gwr * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
37 1.1 gwr * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
38 1.1 gwr * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
39 1.1 gwr * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
40 1.1 gwr * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
41 1.1 gwr * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
42 1.1 gwr * SUCH DAMAGE.
43 1.1 gwr *
44 1.1 gwr * from: @(#)cgthree.c 8.2 (Berkeley) 10/30/93
45 1.1 gwr */
46 1.1 gwr
47 1.1 gwr /*
48 1.1 gwr * color display (cg4) driver.
49 1.1 gwr *
50 1.11 gwr * Credits, history:
51 1.11 gwr * Gordon Ross created this driver based on the cg3 driver from
52 1.11 gwr * the sparc port as distributed in BSD 4.4 Lite, but included
53 1.11 gwr * support for only the "type B" adapter (Brooktree DACs).
54 1.11 gwr * Ezra Story added support for the "type A" (AMD DACs).
55 1.1 gwr *
56 1.11 gwr * Todo:
57 1.11 gwr * Make this driver handle video interrupts.
58 1.11 gwr * Defer colormap updates to vertical retrace interrupts.
59 1.1 gwr */
60 1.1 gwr
61 1.1 gwr #include <sys/param.h>
62 1.11 gwr #include <sys/systm.h>
63 1.12 gwr #include <sys/conf.h>
64 1.1 gwr #include <sys/device.h>
65 1.1 gwr #include <sys/ioctl.h>
66 1.1 gwr #include <sys/malloc.h>
67 1.1 gwr #include <sys/mman.h>
68 1.12 gwr #include <sys/proc.h>
69 1.1 gwr #include <sys/tty.h>
70 1.1 gwr
71 1.21 mrg #include <uvm/uvm_extern.h>
72 1.1 gwr
73 1.12 gwr #include <machine/autoconf.h>
74 1.2 gwr #include <machine/cpu.h>
75 1.23 thorpej #include <dev/sun/fbio.h>
76 1.12 gwr #include <machine/idprom.h>
77 1.1 gwr #include <machine/pmap.h>
78 1.1 gwr
79 1.15 gwr #include <sun3/dev/fbvar.h>
80 1.15 gwr #include <sun3/dev/btreg.h>
81 1.15 gwr #include <sun3/dev/cg4reg.h>
82 1.15 gwr #include <sun3/dev/p4reg.h>
83 1.15 gwr
84 1.18 gwr union bt_cmap_u {
85 1.18 gwr u_char btcm_char[256 * 3]; /* raw data */
86 1.18 gwr u_char btcm_rgb[256][3]; /* 256 R/G/B entries */
87 1.18 gwr u_int btcm_int[256 * 3 / 4]; /* the way the chip gets loaded */
88 1.18 gwr };
89 1.18 gwr
90 1.15 gwr #define CG4_TYPE_A 0 /* AMD DACs */
91 1.15 gwr #define CG4_TYPE_B 1 /* Brooktree DACs */
92 1.1 gwr
93 1.12 gwr cdev_decl(cg4);
94 1.12 gwr
95 1.11 gwr #define CG4_MMAP_SIZE (CG4_OVERLAY_SIZE + CG4_ENABLE_SIZE + CG4_PIXMAP_SIZE)
96 1.11 gwr
97 1.11 gwr #define CMAP_SIZE 256
98 1.11 gwr struct soft_cmap {
99 1.11 gwr u_char r[CMAP_SIZE];
100 1.11 gwr u_char g[CMAP_SIZE];
101 1.11 gwr u_char b[CMAP_SIZE];
102 1.11 gwr };
103 1.11 gwr
104 1.1 gwr /* per-display variables */
105 1.1 gwr struct cg4_softc {
106 1.1 gwr struct device sc_dev; /* base device */
107 1.1 gwr struct fbdevice sc_fb; /* frame buffer device */
108 1.11 gwr int sc_cg4type; /* A or B */
109 1.11 gwr int sc_pa_overlay; /* phys. addr. of overlay plane */
110 1.11 gwr int sc_pa_enable; /* phys. addr. of enable plane */
111 1.11 gwr int sc_pa_pixmap; /* phys. addr. of color plane */
112 1.14 gwr int sc_video_on; /* zero if blanked */
113 1.14 gwr void *sc_va_cmap; /* Colormap h/w (mapped KVA) */
114 1.14 gwr void *sc_btcm; /* Soft cmap, Brooktree format */
115 1.18 gwr void (*sc_ldcmap) __P((struct cg4_softc *));
116 1.14 gwr struct soft_cmap sc_cmap; /* Soft cmap, user format */
117 1.1 gwr };
118 1.1 gwr
119 1.1 gwr /* autoconfiguration driver */
120 1.1 gwr static void cg4attach __P((struct device *, struct device *, void *));
121 1.12 gwr static int cg4match __P((struct device *, struct cfdata *, void *));
122 1.1 gwr
123 1.7 thorpej struct cfattach cgfour_ca = {
124 1.7 thorpej sizeof(struct cg4_softc), cg4match, cg4attach
125 1.7 thorpej };
126 1.7 thorpej
127 1.13 thorpej extern struct cfdriver cgfour_cd;
128 1.1 gwr
129 1.12 gwr static int cg4gattr __P((struct fbdevice *, void *));
130 1.12 gwr static int cg4gvideo __P((struct fbdevice *, void *));
131 1.12 gwr static int cg4svideo __P((struct fbdevice *, void *));
132 1.12 gwr static int cg4getcmap __P((struct fbdevice *, void *));
133 1.12 gwr static int cg4putcmap __P((struct fbdevice *, void *));
134 1.1 gwr
135 1.18 gwr #ifdef _SUN3_
136 1.11 gwr static void cg4a_init __P((struct cg4_softc *));
137 1.11 gwr static void cg4a_ldcmap __P((struct cg4_softc *));
138 1.18 gwr #endif /* SUN3 */
139 1.11 gwr
140 1.11 gwr static void cg4b_init __P((struct cg4_softc *));
141 1.11 gwr static void cg4b_ldcmap __P((struct cg4_softc *));
142 1.11 gwr
143 1.11 gwr static struct fbdriver cg4_fbdriver = {
144 1.6 gwr cg4open, cg4close, cg4mmap, cg4gattr,
145 1.1 gwr cg4gvideo, cg4svideo,
146 1.1 gwr cg4getcmap, cg4putcmap };
147 1.1 gwr
148 1.1 gwr /*
149 1.1 gwr * Match a cg4.
150 1.1 gwr */
151 1.1 gwr static int
152 1.12 gwr cg4match(parent, cf, args)
153 1.1 gwr struct device *parent;
154 1.12 gwr struct cfdata *cf;
155 1.12 gwr void *args;
156 1.1 gwr {
157 1.1 gwr struct confargs *ca = args;
158 1.17 gwr int mid, p4id, peekval, tmp;
159 1.15 gwr void *p4reg;
160 1.15 gwr
161 1.15 gwr /* No default address support. */
162 1.15 gwr if (ca->ca_paddr == -1)
163 1.15 gwr return (0);
164 1.15 gwr
165 1.15 gwr /*
166 1.15 gwr * Slight hack here: The low four bits of the
167 1.15 gwr * config flags, if set, restrict the match to
168 1.15 gwr * that machine "implementation" only.
169 1.15 gwr */
170 1.15 gwr mid = cf->cf_flags & IDM_IMPL_MASK;
171 1.15 gwr if (mid && (mid != (cpu_machine_id & IDM_IMPL_MASK)))
172 1.15 gwr return (0);
173 1.2 gwr
174 1.15 gwr /*
175 1.15 gwr * The config flag 0x10 if set means we are
176 1.17 gwr * looking for a Type A board (3/110).
177 1.15 gwr */
178 1.17 gwr if (cf->cf_flags & 0x10) {
179 1.15 gwr #ifdef _SUN3_
180 1.17 gwr /* Type A: Check for AMD RAMDACs in control space. */
181 1.11 gwr if (bus_peek(BUS_OBIO, CG4A_OBIO_CMAP, 1) == -1)
182 1.11 gwr return (0);
183 1.17 gwr /* Check for the overlay plane. */
184 1.17 gwr tmp = ca->ca_paddr + CG4A_OFF_OVERLAY;
185 1.17 gwr if (bus_peek(ca->ca_bustype, tmp, 1) == -1)
186 1.17 gwr return (0);
187 1.17 gwr /* OK, it looks like a Type A. */
188 1.15 gwr return (1);
189 1.17 gwr #else /* SUN3 */
190 1.17 gwr /* Only the Sun3/110 ever has a type A. */
191 1.17 gwr return (0);
192 1.17 gwr #endif /* SUN3 */
193 1.15 gwr }
194 1.11 gwr
195 1.15 gwr /*
196 1.17 gwr * From here on, it is a type B or nothing.
197 1.17 gwr * The config flag 0x20 if set means there
198 1.17 gwr * is no P4 register. (bus error)
199 1.15 gwr */
200 1.17 gwr if ((cf->cf_flags & 0x20) == 0) {
201 1.17 gwr p4reg = bus_tmapin(ca->ca_bustype, ca->ca_paddr);
202 1.17 gwr peekval = peek_long(p4reg);
203 1.17 gwr p4id = (peekval == -1) ?
204 1.17 gwr P4_NOTFOUND : fb_pfour_id(p4reg);
205 1.17 gwr bus_tmapout(p4reg);
206 1.17 gwr if (peekval == -1)
207 1.17 gwr return (0);
208 1.17 gwr if (p4id != P4_ID_COLOR8P1) {
209 1.15 gwr #ifdef DEBUG
210 1.17 gwr printf("cgfour at 0x%x match p4id=0x%x fails\n",
211 1.17 gwr ca->ca_paddr, p4id & 0xFF);
212 1.15 gwr #endif
213 1.17 gwr return (0);
214 1.17 gwr }
215 1.2 gwr }
216 1.1 gwr
217 1.17 gwr /*
218 1.17 gwr * Check for CMAP hardware and overlay plane.
219 1.17 gwr */
220 1.17 gwr tmp = ca->ca_paddr + CG4B_OFF_CMAP;
221 1.17 gwr if (bus_peek(ca->ca_bustype, tmp, 4) == -1)
222 1.17 gwr return (0);
223 1.17 gwr tmp = ca->ca_paddr + CG4B_OFF_OVERLAY;
224 1.17 gwr if (bus_peek(ca->ca_bustype, tmp, 1) == -1)
225 1.17 gwr return (0);
226 1.17 gwr
227 1.17 gwr return (1);
228 1.1 gwr }
229 1.1 gwr
230 1.1 gwr /*
231 1.1 gwr * Attach a display. We need to notice if it is the console, too.
232 1.1 gwr */
233 1.1 gwr static void
234 1.1 gwr cg4attach(parent, self, args)
235 1.1 gwr struct device *parent, *self;
236 1.1 gwr void *args;
237 1.1 gwr {
238 1.1 gwr struct cg4_softc *sc = (struct cg4_softc *)self;
239 1.1 gwr struct fbdevice *fb = &sc->sc_fb;
240 1.1 gwr struct confargs *ca = args;
241 1.1 gwr struct fbtype *fbt;
242 1.17 gwr int tmp;
243 1.1 gwr
244 1.1 gwr fbt = &fb->fb_fbtype;
245 1.1 gwr fbt->fb_type = FBTYPE_SUN4COLOR;
246 1.15 gwr fbt->fb_width = 1152; /* default - see below */
247 1.15 gwr fbt->fb_height = 900; /* default - see below */
248 1.1 gwr fbt->fb_depth = 8;
249 1.1 gwr fbt->fb_cmsize = 256;
250 1.15 gwr fbt->fb_size = CG4_MMAP_SIZE;
251 1.15 gwr fb->fb_driver = &cg4_fbdriver;
252 1.15 gwr fb->fb_private = sc;
253 1.15 gwr fb->fb_name = sc->sc_dev.dv_xname;
254 1.15 gwr fb->fb_flags = sc->sc_dev.dv_cfdata->cf_flags;
255 1.1 gwr
256 1.15 gwr /*
257 1.15 gwr * The config flag 0x10 if set means we are
258 1.15 gwr * attaching a Type A (3/110) which has the
259 1.15 gwr * AMD RAMDACs in control space, and no P4.
260 1.15 gwr */
261 1.15 gwr if (fb->fb_flags & 0x10) {
262 1.15 gwr #ifdef _SUN3_
263 1.15 gwr sc->sc_cg4type = CG4_TYPE_A;
264 1.15 gwr sc->sc_ldcmap = cg4a_ldcmap;
265 1.11 gwr sc->sc_pa_overlay = ca->ca_paddr + CG4A_OFF_OVERLAY;
266 1.11 gwr sc->sc_pa_enable = ca->ca_paddr + CG4A_OFF_ENABLE;
267 1.11 gwr sc->sc_pa_pixmap = ca->ca_paddr + CG4A_OFF_PIXMAP;
268 1.16 gwr sc->sc_va_cmap = bus_mapin(BUS_OBIO, CG4A_OBIO_CMAP,
269 1.16 gwr sizeof(struct amd_regs));
270 1.11 gwr cg4a_init(sc);
271 1.15 gwr #else /* SUN3 */
272 1.15 gwr panic("cgfour flags 0x10");
273 1.15 gwr #endif /* SUN3 */
274 1.15 gwr } else {
275 1.15 gwr sc->sc_cg4type = CG4_TYPE_B;
276 1.15 gwr sc->sc_ldcmap = cg4b_ldcmap;
277 1.11 gwr sc->sc_pa_overlay = ca->ca_paddr + CG4B_OFF_OVERLAY;
278 1.11 gwr sc->sc_pa_enable = ca->ca_paddr + CG4B_OFF_ENABLE;
279 1.11 gwr sc->sc_pa_pixmap = ca->ca_paddr + CG4B_OFF_PIXMAP;
280 1.17 gwr tmp = ca->ca_paddr + CG4B_OFF_CMAP;
281 1.16 gwr sc->sc_va_cmap = bus_mapin(ca->ca_bustype, tmp,
282 1.16 gwr sizeof(struct bt_regs));
283 1.11 gwr cg4b_init(sc);
284 1.17 gwr }
285 1.15 gwr
286 1.17 gwr if ((fb->fb_flags & 0x20) == 0) {
287 1.17 gwr /* It is supposed to have a P4 register. */
288 1.17 gwr fb->fb_pfour = bus_mapin(ca->ca_bustype, ca->ca_paddr, 4);
289 1.11 gwr }
290 1.1 gwr
291 1.15 gwr /*
292 1.15 gwr * Determine width and height as follows:
293 1.15 gwr * If it has a P4 register, use that;
294 1.15 gwr * else if unit==0, use the EEPROM size,
295 1.15 gwr * else make our best guess.
296 1.15 gwr */
297 1.15 gwr if (fb->fb_pfour)
298 1.15 gwr fb_pfour_setsize(fb);
299 1.15 gwr else if (sc->sc_dev.dv_unit == 0)
300 1.15 gwr fb_eeprom_setsize(fb);
301 1.15 gwr else {
302 1.15 gwr /* Guess based on machine ID. */
303 1.15 gwr switch (cpu_machine_id) {
304 1.15 gwr default:
305 1.15 gwr /* Leave the defaults set above. */
306 1.15 gwr break;
307 1.15 gwr }
308 1.15 gwr }
309 1.10 christos printf(" (%dx%d)\n", fbt->fb_width, fbt->fb_height);
310 1.15 gwr
311 1.15 gwr /*
312 1.15 gwr * Make sure video is on. This driver uses a
313 1.15 gwr * black colormap to blank the screen, so if
314 1.15 gwr * there is any global enable, set it here.
315 1.15 gwr */
316 1.15 gwr tmp = 1;
317 1.15 gwr cg4svideo(fb, &tmp);
318 1.15 gwr if (fb->fb_pfour)
319 1.15 gwr fb_pfour_set_video(fb, 1);
320 1.15 gwr else
321 1.15 gwr enable_video(1);
322 1.15 gwr
323 1.15 gwr /* Let /dev/fb know we are here. */
324 1.2 gwr fb_attach(fb, 4);
325 1.1 gwr }
326 1.1 gwr
327 1.1 gwr int
328 1.1 gwr cg4open(dev, flags, mode, p)
329 1.1 gwr dev_t dev;
330 1.1 gwr int flags, mode;
331 1.1 gwr struct proc *p;
332 1.1 gwr {
333 1.1 gwr int unit = minor(dev);
334 1.1 gwr
335 1.7 thorpej if (unit >= cgfour_cd.cd_ndevs || cgfour_cd.cd_devs[unit] == NULL)
336 1.1 gwr return (ENXIO);
337 1.1 gwr return (0);
338 1.1 gwr }
339 1.1 gwr
340 1.1 gwr int
341 1.1 gwr cg4close(dev, flags, mode, p)
342 1.1 gwr dev_t dev;
343 1.1 gwr int flags, mode;
344 1.1 gwr struct proc *p;
345 1.1 gwr {
346 1.1 gwr
347 1.1 gwr return (0);
348 1.1 gwr }
349 1.1 gwr
350 1.1 gwr int
351 1.1 gwr cg4ioctl(dev, cmd, data, flags, p)
352 1.1 gwr dev_t dev;
353 1.1 gwr u_long cmd;
354 1.1 gwr caddr_t data;
355 1.1 gwr int flags;
356 1.1 gwr struct proc *p;
357 1.1 gwr {
358 1.7 thorpej struct cg4_softc *sc = cgfour_cd.cd_devs[minor(dev)];
359 1.1 gwr
360 1.1 gwr return (fbioctlfb(&sc->sc_fb, cmd, data));
361 1.1 gwr }
362 1.1 gwr
363 1.1 gwr /*
364 1.1 gwr * Return the address that would map the given device at the given
365 1.1 gwr * offset, allowing for the given protection, or return -1 for error.
366 1.1 gwr *
367 1.1 gwr * X11 expects its mmap'd region to look like this:
368 1.11 gwr * 128k overlay data memory
369 1.11 gwr * 128k overlay enable bitmap
370 1.1 gwr * 1024k color memory
371 1.15 gwr *
372 1.15 gwr * The hardware looks completely different.
373 1.1 gwr */
374 1.20 simonb paddr_t
375 1.4 mycroft cg4mmap(dev, off, prot)
376 1.1 gwr dev_t dev;
377 1.20 simonb off_t off;
378 1.2 gwr int prot;
379 1.1 gwr {
380 1.7 thorpej struct cg4_softc *sc = cgfour_cd.cd_devs[minor(dev)];
381 1.22 tsutsui int physbase;
382 1.1 gwr
383 1.1 gwr if (off & PGOFSET)
384 1.5 mycroft panic("cg4mmap");
385 1.1 gwr
386 1.14 gwr if ((off < 0) || (off >= CG4_MMAP_SIZE))
387 1.2 gwr return (-1);
388 1.2 gwr
389 1.2 gwr if (off < 0x40000) {
390 1.2 gwr if (off < 0x20000) {
391 1.11 gwr physbase = sc->sc_pa_overlay;
392 1.2 gwr } else {
393 1.2 gwr /* enable plane */
394 1.2 gwr off -= 0x20000;
395 1.11 gwr physbase = sc->sc_pa_enable;
396 1.2 gwr }
397 1.2 gwr } else {
398 1.2 gwr /* pixel map */
399 1.2 gwr off -= 0x40000;
400 1.11 gwr physbase = sc->sc_pa_pixmap;
401 1.1 gwr }
402 1.1 gwr
403 1.1 gwr /*
404 1.1 gwr * I turned on PMAP_NC here to disable the cache as I was
405 1.15 gwr * getting horribly broken behaviour without it.
406 1.1 gwr */
407 1.2 gwr return ((physbase + off) | PMAP_NC);
408 1.1 gwr }
409 1.1 gwr
410 1.1 gwr /*
411 1.1 gwr * Internal ioctl functions.
412 1.1 gwr */
413 1.1 gwr
414 1.1 gwr /* FBIOGATTR: */
415 1.12 gwr static int cg4gattr(fb, data)
416 1.1 gwr struct fbdevice *fb;
417 1.12 gwr void *data;
418 1.1 gwr {
419 1.12 gwr struct fbgattr *fba = data;
420 1.1 gwr
421 1.1 gwr fba->real_type = fb->fb_fbtype.fb_type;
422 1.1 gwr fba->owner = 0; /* XXX - TIOCCONS stuff? */
423 1.1 gwr fba->fbtype = fb->fb_fbtype;
424 1.1 gwr fba->sattr.flags = 0;
425 1.1 gwr fba->sattr.emu_type = fb->fb_fbtype.fb_type;
426 1.1 gwr fba->sattr.dev_specific[0] = -1;
427 1.1 gwr fba->emu_types[0] = fb->fb_fbtype.fb_type;
428 1.1 gwr fba->emu_types[1] = -1;
429 1.1 gwr return (0);
430 1.1 gwr }
431 1.1 gwr
432 1.1 gwr /* FBIOGVIDEO: */
433 1.12 gwr static int cg4gvideo(fb, data)
434 1.1 gwr struct fbdevice *fb;
435 1.12 gwr void *data;
436 1.1 gwr {
437 1.14 gwr struct cg4_softc *sc = fb->fb_private;
438 1.12 gwr int *on = data;
439 1.1 gwr
440 1.14 gwr *on = sc->sc_video_on;
441 1.1 gwr return (0);
442 1.1 gwr }
443 1.1 gwr
444 1.1 gwr /* FBIOSVIDEO: */
445 1.12 gwr static int cg4svideo(fb, data)
446 1.1 gwr struct fbdevice *fb;
447 1.12 gwr void *data;
448 1.1 gwr {
449 1.14 gwr struct cg4_softc *sc = fb->fb_private;
450 1.12 gwr int *on = data;
451 1.11 gwr
452 1.14 gwr if (sc->sc_video_on == *on)
453 1.14 gwr return (0);
454 1.14 gwr sc->sc_video_on = *on;
455 1.14 gwr
456 1.15 gwr (*sc->sc_ldcmap)(sc);
457 1.11 gwr return (0);
458 1.11 gwr }
459 1.11 gwr
460 1.11 gwr /*
461 1.11 gwr * FBIOGETCMAP:
462 1.11 gwr * Copy current colormap out to user space.
463 1.11 gwr */
464 1.12 gwr static int cg4getcmap(fb, data)
465 1.11 gwr struct fbdevice *fb;
466 1.12 gwr void *data;
467 1.11 gwr {
468 1.11 gwr struct cg4_softc *sc = fb->fb_private;
469 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
470 1.14 gwr struct fbcmap *fbcm = data;
471 1.24 itojun u_int start, count;
472 1.24 itojun int error;
473 1.11 gwr
474 1.11 gwr start = fbcm->index;
475 1.11 gwr count = fbcm->count;
476 1.24 itojun if (start >= CMAP_SIZE || count > CMAP_SIZE - start)
477 1.11 gwr return (EINVAL);
478 1.11 gwr
479 1.11 gwr if ((error = copyout(&cm->r[start], fbcm->red, count)) != 0)
480 1.11 gwr return (error);
481 1.11 gwr
482 1.11 gwr if ((error = copyout(&cm->g[start], fbcm->green, count)) != 0)
483 1.11 gwr return (error);
484 1.11 gwr
485 1.11 gwr if ((error = copyout(&cm->b[start], fbcm->blue, count)) != 0)
486 1.11 gwr return (error);
487 1.11 gwr
488 1.11 gwr return (0);
489 1.11 gwr }
490 1.11 gwr
491 1.11 gwr /*
492 1.11 gwr * FBIOPUTCMAP:
493 1.11 gwr * Copy new colormap from user space and load.
494 1.11 gwr */
495 1.12 gwr static int cg4putcmap(fb, data)
496 1.11 gwr struct fbdevice *fb;
497 1.12 gwr void *data;
498 1.11 gwr {
499 1.11 gwr struct cg4_softc *sc = fb->fb_private;
500 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
501 1.14 gwr struct fbcmap *fbcm = data;
502 1.24 itojun u_int start, count;
503 1.24 itojun int error;
504 1.11 gwr
505 1.11 gwr start = fbcm->index;
506 1.11 gwr count = fbcm->count;
507 1.24 itojun if (start >= CMAP_SIZE || count > CMAP_SIZE - start)
508 1.11 gwr return (EINVAL);
509 1.11 gwr
510 1.11 gwr if ((error = copyin(fbcm->red, &cm->r[start], count)) != 0)
511 1.11 gwr return (error);
512 1.11 gwr
513 1.11 gwr if ((error = copyin(fbcm->green, &cm->g[start], count)) != 0)
514 1.11 gwr return (error);
515 1.11 gwr
516 1.11 gwr if ((error = copyin(fbcm->blue, &cm->b[start], count)) != 0)
517 1.11 gwr return (error);
518 1.11 gwr
519 1.15 gwr (*sc->sc_ldcmap)(sc);
520 1.11 gwr return (0);
521 1.11 gwr }
522 1.11 gwr
523 1.11 gwr /****************************************************************
524 1.11 gwr * Routines for the "Type A" hardware
525 1.11 gwr ****************************************************************/
526 1.15 gwr #ifdef _SUN3_
527 1.11 gwr
528 1.11 gwr static void
529 1.11 gwr cg4a_init(sc)
530 1.11 gwr struct cg4_softc *sc;
531 1.11 gwr {
532 1.11 gwr volatile struct amd_regs *ar = sc->sc_va_cmap;
533 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
534 1.11 gwr int i;
535 1.11 gwr
536 1.14 gwr /* Grab initial (current) color map. */
537 1.11 gwr for(i = 0; i < 256; i++) {
538 1.11 gwr cm->r[i] = ar->r[i];
539 1.11 gwr cm->g[i] = ar->g[i];
540 1.11 gwr cm->b[i] = ar->b[i];
541 1.11 gwr }
542 1.11 gwr }
543 1.11 gwr
544 1.11 gwr static void
545 1.11 gwr cg4a_ldcmap(sc)
546 1.11 gwr struct cg4_softc *sc;
547 1.11 gwr {
548 1.11 gwr volatile struct amd_regs *ar = sc->sc_va_cmap;
549 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
550 1.11 gwr int i;
551 1.11 gwr
552 1.11 gwr /*
553 1.11 gwr * Now blast them into the chip!
554 1.11 gwr * XXX Should use retrace interrupt!
555 1.11 gwr * Just set a "need load" bit and let the
556 1.11 gwr * retrace interrupt handler do the work.
557 1.11 gwr */
558 1.14 gwr if (sc->sc_video_on) {
559 1.14 gwr /* Update H/W colormap. */
560 1.14 gwr for (i = 0; i < 256; i++) {
561 1.14 gwr ar->r[i] = cm->r[i];
562 1.14 gwr ar->g[i] = cm->g[i];
563 1.14 gwr ar->b[i] = cm->b[i];
564 1.14 gwr }
565 1.14 gwr } else {
566 1.14 gwr /* Clear H/W colormap. */
567 1.11 gwr for (i = 0; i < 256; i++) {
568 1.11 gwr ar->r[i] = 0;
569 1.11 gwr ar->g[i] = 0;
570 1.11 gwr ar->b[i] = 0;
571 1.11 gwr }
572 1.1 gwr }
573 1.11 gwr }
574 1.15 gwr #endif /* SUN3 */
575 1.11 gwr
576 1.11 gwr /****************************************************************
577 1.11 gwr * Routines for the "Type B" hardware
578 1.11 gwr ****************************************************************/
579 1.1 gwr
580 1.11 gwr static void
581 1.11 gwr cg4b_init(sc)
582 1.11 gwr struct cg4_softc *sc;
583 1.11 gwr {
584 1.11 gwr volatile struct bt_regs *bt = sc->sc_va_cmap;
585 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
586 1.18 gwr union bt_cmap_u *btcm;
587 1.11 gwr int i;
588 1.11 gwr
589 1.14 gwr /* Need a buffer for colormap format translation. */
590 1.15 gwr btcm = malloc(sizeof(*btcm), M_DEVBUF, M_WAITOK);
591 1.14 gwr sc->sc_btcm = btcm;
592 1.14 gwr
593 1.11 gwr /*
594 1.11 gwr * BT458 chip initialization as described in Brooktree's
595 1.11 gwr * 1993 Graphics and Imaging Product Databook (DB004-1/93).
596 1.18 gwr *
597 1.18 gwr * It appears that the 3/60 uses the low byte, and the 3/80
598 1.18 gwr * uses the high byte, while both ignore the other bytes.
599 1.18 gwr * Writing same value to all bytes works on both.
600 1.18 gwr */
601 1.18 gwr bt->bt_addr = 0x04040404; /* select read mask register */
602 1.18 gwr bt->bt_ctrl = ~0; /* all planes on */
603 1.18 gwr bt->bt_addr = 0x05050505; /* select blink mask register */
604 1.18 gwr bt->bt_ctrl = 0; /* all planes non-blinking */
605 1.18 gwr bt->bt_addr = 0x06060606; /* select command register */
606 1.18 gwr bt->bt_ctrl = 0x43434343; /* palette enabled, overlay planes enabled */
607 1.18 gwr bt->bt_addr = 0x07070707; /* select test register */
608 1.18 gwr bt->bt_ctrl = 0; /* not test mode */
609 1.11 gwr
610 1.11 gwr /* grab initial (current) color map */
611 1.11 gwr bt->bt_addr = 0;
612 1.18 gwr #ifdef _SUN3_
613 1.18 gwr /* Sun3/60 wants 32-bit access, packed. */
614 1.18 gwr for (i = 0; i < (256 * 3 / 4); i++)
615 1.18 gwr btcm->btcm_int[i] = bt->bt_cmap;
616 1.18 gwr #else /* SUN3 */
617 1.18 gwr /* Sun3/80 wants 8-bits in the high byte. */
618 1.18 gwr for (i = 0; i < (256 * 3); i++)
619 1.18 gwr btcm->btcm_char[i] = bt->bt_cmap >> 24;
620 1.18 gwr #endif /* SUN3 */
621 1.1 gwr
622 1.14 gwr /* Transpose into H/W cmap into S/W form. */
623 1.11 gwr for (i = 0; i < 256; i++) {
624 1.18 gwr cm->r[i] = btcm->btcm_rgb[i][0];
625 1.18 gwr cm->g[i] = btcm->btcm_rgb[i][1];
626 1.18 gwr cm->b[i] = btcm->btcm_rgb[i][2];
627 1.1 gwr }
628 1.1 gwr }
629 1.1 gwr
630 1.11 gwr static void
631 1.11 gwr cg4b_ldcmap(sc)
632 1.11 gwr struct cg4_softc *sc;
633 1.1 gwr {
634 1.11 gwr volatile struct bt_regs *bt = sc->sc_va_cmap;
635 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
636 1.18 gwr union bt_cmap_u *btcm = sc->sc_btcm;
637 1.11 gwr int i;
638 1.1 gwr
639 1.14 gwr /* Transpose S/W cmap into H/W form. */
640 1.14 gwr for (i = 0; i < 256; i++) {
641 1.18 gwr btcm->btcm_rgb[i][0] = cm->r[i];
642 1.18 gwr btcm->btcm_rgb[i][1] = cm->g[i];
643 1.18 gwr btcm->btcm_rgb[i][2] = cm->b[i];
644 1.14 gwr }
645 1.14 gwr
646 1.11 gwr /*
647 1.11 gwr * Now blast them into the chip!
648 1.11 gwr * XXX Should use retrace interrupt!
649 1.11 gwr * Just set a "need load" bit and let the
650 1.11 gwr * retrace interrupt handler do the work.
651 1.11 gwr */
652 1.11 gwr bt->bt_addr = 0;
653 1.19 gwr
654 1.19 gwr #ifdef _SUN3_
655 1.19 gwr /* Sun3/60 wants 32-bit access, packed. */
656 1.14 gwr if (sc->sc_video_on) {
657 1.14 gwr /* Update H/W colormap. */
658 1.14 gwr for (i = 0; i < (256 * 3 / 4); i++)
659 1.18 gwr bt->bt_cmap = btcm->btcm_int[i];
660 1.19 gwr } else {
661 1.19 gwr /* Clear H/W colormap. */
662 1.19 gwr for (i = 0; i < (256 * 3 / 4); i++)
663 1.19 gwr bt->bt_cmap = 0;
664 1.19 gwr }
665 1.18 gwr #else /* SUN3 */
666 1.19 gwr /* Sun3/80 wants 8-bits in the high byte. */
667 1.19 gwr if (sc->sc_video_on) {
668 1.19 gwr /* Update H/W colormap. */
669 1.18 gwr for (i = 0; i < (256 * 3); i++)
670 1.18 gwr bt->bt_cmap = btcm->btcm_char[i] << 24;
671 1.14 gwr } else {
672 1.14 gwr /* Clear H/W colormap. */
673 1.18 gwr for (i = 0; i < (256 * 3); i++)
674 1.18 gwr bt->bt_cmap = 0;
675 1.19 gwr }
676 1.18 gwr #endif /* SUN3 */
677 1.1 gwr }
678 1.11 gwr
679