Home | History | Annotate | Line # | Download | only in dev
cg4.c revision 1.35.14.1
      1  1.35.14.1     rmind /*	$NetBSD: cg4.c,v 1.35.14.1 2007/03/12 05:51:04 rmind Exp $	*/
      2        1.1       gwr 
      3        1.1       gwr /*
      4        1.1       gwr  * Copyright (c) 1992, 1993
      5        1.1       gwr  *	The Regents of the University of California.  All rights reserved.
      6        1.1       gwr  *
      7        1.1       gwr  * This software was developed by the Computer Systems Engineering group
      8        1.1       gwr  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
      9        1.1       gwr  * contributed to Berkeley.
     10        1.1       gwr  *
     11        1.1       gwr  * All advertising materials mentioning features or use of this software
     12        1.1       gwr  * must display the following acknowledgement:
     13        1.1       gwr  *	This product includes software developed by the University of
     14        1.1       gwr  *	California, Lawrence Berkeley Laboratory.
     15        1.1       gwr  *
     16        1.1       gwr  * Redistribution and use in source and binary forms, with or without
     17        1.1       gwr  * modification, are permitted provided that the following conditions
     18        1.1       gwr  * are met:
     19        1.1       gwr  * 1. Redistributions of source code must retain the above copyright
     20        1.1       gwr  *    notice, this list of conditions and the following disclaimer.
     21        1.1       gwr  * 2. Redistributions in binary form must reproduce the above copyright
     22        1.1       gwr  *    notice, this list of conditions and the following disclaimer in the
     23        1.1       gwr  *    documentation and/or other materials provided with the distribution.
     24       1.31       agc  * 3. Neither the name of the University nor the names of its contributors
     25        1.1       gwr  *    may be used to endorse or promote products derived from this software
     26        1.1       gwr  *    without specific prior written permission.
     27        1.1       gwr  *
     28        1.1       gwr  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     29        1.1       gwr  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     30        1.1       gwr  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     31        1.1       gwr  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     32        1.1       gwr  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     33        1.1       gwr  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     34        1.1       gwr  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     35        1.1       gwr  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     36        1.1       gwr  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     37        1.1       gwr  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     38        1.1       gwr  * SUCH DAMAGE.
     39        1.1       gwr  *
     40        1.1       gwr  *	from: @(#)cgthree.c	8.2 (Berkeley) 10/30/93
     41        1.1       gwr  */
     42        1.1       gwr 
     43        1.1       gwr /*
     44        1.1       gwr  * color display (cg4) driver.
     45        1.1       gwr  *
     46       1.11       gwr  * Credits, history:
     47       1.11       gwr  * Gordon Ross created this driver based on the cg3 driver from
     48       1.11       gwr  * the sparc port as distributed in BSD 4.4 Lite, but included
     49       1.11       gwr  * support for only the "type B" adapter (Brooktree DACs).
     50       1.11       gwr  * Ezra Story added support for the "type A" (AMD DACs).
     51        1.1       gwr  *
     52       1.11       gwr  * Todo:
     53       1.11       gwr  * Make this driver handle video interrupts.
     54       1.11       gwr  * Defer colormap updates to vertical retrace interrupts.
     55        1.1       gwr  */
     56       1.30     lukem 
     57       1.30     lukem #include <sys/cdefs.h>
     58  1.35.14.1     rmind __KERNEL_RCSID(0, "$NetBSD: cg4.c,v 1.35.14.1 2007/03/12 05:51:04 rmind Exp $");
     59        1.1       gwr 
     60        1.1       gwr #include <sys/param.h>
     61       1.11       gwr #include <sys/systm.h>
     62       1.12       gwr #include <sys/conf.h>
     63        1.1       gwr #include <sys/device.h>
     64        1.1       gwr #include <sys/ioctl.h>
     65        1.1       gwr #include <sys/malloc.h>
     66        1.1       gwr #include <sys/mman.h>
     67       1.12       gwr #include <sys/proc.h>
     68        1.1       gwr #include <sys/tty.h>
     69        1.1       gwr 
     70       1.21       mrg #include <uvm/uvm_extern.h>
     71        1.1       gwr 
     72       1.12       gwr #include <machine/autoconf.h>
     73        1.2       gwr #include <machine/cpu.h>
     74       1.23   thorpej #include <dev/sun/fbio.h>
     75       1.12       gwr #include <machine/idprom.h>
     76        1.1       gwr #include <machine/pmap.h>
     77        1.1       gwr 
     78       1.15       gwr #include <sun3/dev/fbvar.h>
     79       1.15       gwr #include <sun3/dev/btreg.h>
     80       1.15       gwr #include <sun3/dev/cg4reg.h>
     81       1.15       gwr #include <sun3/dev/p4reg.h>
     82       1.15       gwr 
     83       1.18       gwr union bt_cmap_u {
     84       1.18       gwr 	u_char  btcm_char[256 * 3];		/* raw data */
     85       1.18       gwr 	u_char  btcm_rgb[256][3];		/* 256 R/G/B entries */
     86       1.18       gwr 	u_int   btcm_int[256 * 3 / 4];	/* the way the chip gets loaded */
     87       1.18       gwr };
     88       1.18       gwr 
     89       1.15       gwr #define CG4_TYPE_A 0	/* AMD DACs */
     90       1.15       gwr #define CG4_TYPE_B 1	/* Brooktree DACs */
     91        1.1       gwr 
     92       1.11       gwr #define	CG4_MMAP_SIZE (CG4_OVERLAY_SIZE + CG4_ENABLE_SIZE + CG4_PIXMAP_SIZE)
     93       1.11       gwr 
     94       1.11       gwr #define CMAP_SIZE 256
     95       1.11       gwr struct soft_cmap {
     96       1.11       gwr 	u_char r[CMAP_SIZE];
     97       1.11       gwr 	u_char g[CMAP_SIZE];
     98       1.11       gwr 	u_char b[CMAP_SIZE];
     99       1.11       gwr };
    100       1.11       gwr 
    101        1.1       gwr /* per-display variables */
    102        1.1       gwr struct cg4_softc {
    103        1.1       gwr 	struct	device sc_dev;		/* base device */
    104        1.1       gwr 	struct	fbdevice sc_fb;		/* frame buffer device */
    105       1.11       gwr 	int 	sc_cg4type;		/* A or B */
    106       1.11       gwr 	int 	sc_pa_overlay;		/* phys. addr. of overlay plane */
    107       1.11       gwr 	int 	sc_pa_enable;		/* phys. addr. of enable plane */
    108       1.11       gwr 	int 	sc_pa_pixmap;		/* phys. addr. of color plane */
    109       1.14       gwr 	int 	sc_video_on;		/* zero if blanked */
    110       1.14       gwr 	void	*sc_va_cmap;		/* Colormap h/w (mapped KVA) */
    111       1.14       gwr 	void	*sc_btcm;		/* Soft cmap, Brooktree format */
    112       1.32       chs 	void	(*sc_ldcmap)(struct cg4_softc *);
    113       1.14       gwr 	struct soft_cmap sc_cmap;	/* Soft cmap, user format */
    114        1.1       gwr };
    115        1.1       gwr 
    116        1.1       gwr /* autoconfiguration driver */
    117       1.32       chs static void	cg4attach(struct device *, struct device *, void *);
    118       1.32       chs static int	cg4match(struct device *, struct cfdata *, void *);
    119        1.1       gwr 
    120       1.27   thorpej CFATTACH_DECL(cgfour, sizeof(struct cg4_softc),
    121       1.28   thorpej     cg4match, cg4attach, NULL, NULL);
    122        1.7   thorpej 
    123       1.13   thorpej extern struct cfdriver cgfour_cd;
    124        1.1       gwr 
    125       1.25   gehenna dev_type_open(cg4open);
    126       1.25   gehenna dev_type_ioctl(cg4ioctl);
    127       1.25   gehenna dev_type_mmap(cg4mmap);
    128       1.25   gehenna 
    129       1.25   gehenna const struct cdevsw cgfour_cdevsw = {
    130       1.25   gehenna 	cg4open, nullclose, noread, nowrite, cg4ioctl,
    131       1.29  jdolecek 	nostop, notty, nopoll, cg4mmap, nokqfilter,
    132       1.25   gehenna };
    133       1.25   gehenna 
    134       1.32       chs static int	cg4gattr  (struct fbdevice *, void *);
    135       1.32       chs static int	cg4gvideo (struct fbdevice *, void *);
    136       1.32       chs static int	cg4svideo (struct fbdevice *, void *);
    137       1.32       chs static int	cg4getcmap(struct fbdevice *, void *);
    138       1.32       chs static int	cg4putcmap(struct fbdevice *, void *);
    139        1.1       gwr 
    140       1.18       gwr #ifdef	_SUN3_
    141       1.32       chs static void	cg4a_init  (struct cg4_softc *);
    142       1.32       chs static void	cg4a_ldcmap(struct cg4_softc *);
    143       1.18       gwr #endif	/* SUN3 */
    144       1.11       gwr 
    145       1.32       chs static void	cg4b_init  (struct cg4_softc *);
    146       1.32       chs static void	cg4b_ldcmap(struct cg4_softc *);
    147       1.11       gwr 
    148       1.11       gwr static struct fbdriver cg4_fbdriver = {
    149       1.29  jdolecek 	cg4open, nullclose, cg4mmap, nokqfilter, cg4gattr,
    150        1.1       gwr 	cg4gvideo, cg4svideo,
    151        1.1       gwr 	cg4getcmap, cg4putcmap };
    152        1.1       gwr 
    153        1.1       gwr /*
    154        1.1       gwr  * Match a cg4.
    155        1.1       gwr  */
    156       1.32       chs static int
    157       1.32       chs cg4match(struct device *parent, struct cfdata *cf, void *args)
    158        1.1       gwr {
    159        1.1       gwr 	struct confargs *ca = args;
    160       1.17       gwr 	int mid, p4id, peekval, tmp;
    161       1.15       gwr 	void *p4reg;
    162       1.15       gwr 
    163       1.15       gwr 	/* No default address support. */
    164       1.15       gwr 	if (ca->ca_paddr == -1)
    165       1.15       gwr 		return (0);
    166       1.15       gwr 
    167       1.15       gwr 	/*
    168       1.15       gwr 	 * Slight hack here:  The low four bits of the
    169       1.15       gwr 	 * config flags, if set, restrict the match to
    170       1.15       gwr 	 * that machine "implementation" only.
    171       1.15       gwr 	 */
    172       1.15       gwr 	mid = cf->cf_flags & IDM_IMPL_MASK;
    173       1.15       gwr 	if (mid && (mid != (cpu_machine_id & IDM_IMPL_MASK)))
    174       1.15       gwr 		return (0);
    175        1.2       gwr 
    176       1.15       gwr 	/*
    177       1.15       gwr 	 * The config flag 0x10 if set means we are
    178       1.17       gwr 	 * looking for a Type A board (3/110).
    179       1.15       gwr 	 */
    180       1.17       gwr 	if (cf->cf_flags & 0x10) {
    181       1.15       gwr #ifdef	_SUN3_
    182       1.17       gwr 		/* Type A: Check for AMD RAMDACs in control space. */
    183       1.11       gwr 		if (bus_peek(BUS_OBIO, CG4A_OBIO_CMAP, 1) == -1)
    184       1.11       gwr 			return (0);
    185       1.17       gwr 		/* Check for the overlay plane. */
    186       1.17       gwr 		tmp = ca->ca_paddr + CG4A_OFF_OVERLAY;
    187       1.17       gwr 		if (bus_peek(ca->ca_bustype, tmp, 1) == -1)
    188       1.17       gwr 			return (0);
    189       1.17       gwr 		/* OK, it looks like a Type A. */
    190       1.15       gwr 		return (1);
    191       1.17       gwr #else	/* SUN3 */
    192       1.17       gwr 		/* Only the Sun3/110 ever has a type A. */
    193       1.17       gwr 		return (0);
    194       1.17       gwr #endif	/* SUN3 */
    195       1.15       gwr 	}
    196       1.11       gwr 
    197       1.15       gwr 	/*
    198       1.17       gwr 	 * From here on, it is a type B or nothing.
    199       1.17       gwr 	 * The config flag 0x20 if set means there
    200       1.17       gwr 	 * is no P4 register.  (bus error)
    201       1.15       gwr 	 */
    202       1.17       gwr 	if ((cf->cf_flags & 0x20) == 0) {
    203       1.17       gwr 		p4reg = bus_tmapin(ca->ca_bustype, ca->ca_paddr);
    204       1.17       gwr 		peekval = peek_long(p4reg);
    205       1.17       gwr 		p4id = (peekval == -1) ?
    206       1.17       gwr 			P4_NOTFOUND : fb_pfour_id(p4reg);
    207       1.17       gwr 		bus_tmapout(p4reg);
    208       1.17       gwr 		if (peekval == -1)
    209       1.17       gwr 			return (0);
    210       1.17       gwr 		if (p4id != P4_ID_COLOR8P1) {
    211       1.15       gwr #ifdef	DEBUG
    212       1.17       gwr 			printf("cgfour at 0x%x match p4id=0x%x fails\n",
    213       1.17       gwr 				   ca->ca_paddr, p4id & 0xFF);
    214       1.15       gwr #endif
    215       1.17       gwr 			return (0);
    216       1.17       gwr 		}
    217        1.2       gwr 	}
    218        1.1       gwr 
    219       1.17       gwr 	/*
    220       1.17       gwr 	 * Check for CMAP hardware and overlay plane.
    221       1.17       gwr 	 */
    222       1.17       gwr 	tmp = ca->ca_paddr + CG4B_OFF_CMAP;
    223       1.17       gwr 	if (bus_peek(ca->ca_bustype, tmp, 4) == -1)
    224       1.17       gwr 		return (0);
    225       1.17       gwr 	tmp = ca->ca_paddr + CG4B_OFF_OVERLAY;
    226       1.17       gwr 	if (bus_peek(ca->ca_bustype, tmp, 1) == -1)
    227       1.17       gwr 		return (0);
    228       1.17       gwr 
    229       1.17       gwr 	return (1);
    230        1.1       gwr }
    231        1.1       gwr 
    232        1.1       gwr /*
    233        1.1       gwr  * Attach a display.  We need to notice if it is the console, too.
    234        1.1       gwr  */
    235       1.32       chs static void
    236       1.32       chs cg4attach(struct device *parent, struct device *self, void *args)
    237        1.1       gwr {
    238        1.1       gwr 	struct cg4_softc *sc = (struct cg4_softc *)self;
    239        1.1       gwr 	struct fbdevice *fb = &sc->sc_fb;
    240        1.1       gwr 	struct confargs *ca = args;
    241        1.1       gwr 	struct fbtype *fbt;
    242       1.17       gwr 	int tmp;
    243        1.1       gwr 
    244        1.1       gwr 	fbt = &fb->fb_fbtype;
    245        1.1       gwr 	fbt->fb_type = FBTYPE_SUN4COLOR;
    246       1.15       gwr 	fbt->fb_width = 1152;	/* default - see below */
    247       1.15       gwr 	fbt->fb_height = 900;	/* default - see below */
    248        1.1       gwr 	fbt->fb_depth = 8;
    249        1.1       gwr 	fbt->fb_cmsize = 256;
    250       1.15       gwr 	fbt->fb_size = CG4_MMAP_SIZE;
    251       1.15       gwr 	fb->fb_driver = &cg4_fbdriver;
    252       1.15       gwr 	fb->fb_private = sc;
    253       1.15       gwr 	fb->fb_name  = sc->sc_dev.dv_xname;
    254       1.35   thorpej 	fb->fb_flags = device_cfdata(&sc->sc_dev)->cf_flags;
    255        1.1       gwr 
    256       1.15       gwr 	/*
    257       1.15       gwr 	 * The config flag 0x10 if set means we are
    258       1.15       gwr 	 * attaching a Type A (3/110) which has the
    259       1.15       gwr 	 * AMD RAMDACs in control space, and no P4.
    260       1.15       gwr 	 */
    261       1.15       gwr 	if (fb->fb_flags & 0x10) {
    262       1.15       gwr #ifdef	_SUN3_
    263       1.15       gwr 		sc->sc_cg4type = CG4_TYPE_A;
    264       1.15       gwr 		sc->sc_ldcmap  = cg4a_ldcmap;
    265       1.11       gwr 		sc->sc_pa_overlay = ca->ca_paddr + CG4A_OFF_OVERLAY;
    266       1.11       gwr 		sc->sc_pa_enable  = ca->ca_paddr + CG4A_OFF_ENABLE;
    267       1.11       gwr 		sc->sc_pa_pixmap  = ca->ca_paddr + CG4A_OFF_PIXMAP;
    268       1.16       gwr 		sc->sc_va_cmap = bus_mapin(BUS_OBIO, CG4A_OBIO_CMAP,
    269       1.16       gwr 		                           sizeof(struct amd_regs));
    270       1.11       gwr 		cg4a_init(sc);
    271       1.15       gwr #else	/* SUN3 */
    272       1.15       gwr 		panic("cgfour flags 0x10");
    273       1.15       gwr #endif	/* SUN3 */
    274       1.15       gwr 	} else {
    275       1.15       gwr 		sc->sc_cg4type = CG4_TYPE_B;
    276       1.15       gwr 		sc->sc_ldcmap  = cg4b_ldcmap;
    277       1.11       gwr 		sc->sc_pa_overlay = ca->ca_paddr + CG4B_OFF_OVERLAY;
    278       1.11       gwr 		sc->sc_pa_enable  = ca->ca_paddr + CG4B_OFF_ENABLE;
    279       1.11       gwr 		sc->sc_pa_pixmap  = ca->ca_paddr + CG4B_OFF_PIXMAP;
    280       1.17       gwr 		tmp               = ca->ca_paddr + CG4B_OFF_CMAP;
    281       1.16       gwr 		sc->sc_va_cmap = bus_mapin(ca->ca_bustype, tmp,
    282       1.16       gwr 		                           sizeof(struct bt_regs));
    283       1.11       gwr 		cg4b_init(sc);
    284       1.17       gwr 	}
    285       1.15       gwr 
    286       1.17       gwr 	if ((fb->fb_flags & 0x20) == 0) {
    287       1.17       gwr 		/* It is supposed to have a P4 register. */
    288       1.17       gwr 		fb->fb_pfour = bus_mapin(ca->ca_bustype, ca->ca_paddr, 4);
    289       1.11       gwr 	}
    290        1.1       gwr 
    291       1.15       gwr 	/*
    292       1.15       gwr 	 * Determine width and height as follows:
    293       1.15       gwr 	 * If it has a P4 register, use that;
    294       1.15       gwr 	 * else if unit==0, use the EEPROM size,
    295       1.15       gwr 	 * else make our best guess.
    296       1.15       gwr 	 */
    297       1.15       gwr 	if (fb->fb_pfour)
    298       1.15       gwr 		fb_pfour_setsize(fb);
    299       1.34   thorpej 	/* XXX device_unit() abuse */
    300       1.34   thorpej 	else if (device_unit(&sc->sc_dev) == 0)
    301       1.15       gwr 		fb_eeprom_setsize(fb);
    302       1.15       gwr 	else {
    303       1.15       gwr 		/* Guess based on machine ID. */
    304       1.15       gwr 		switch (cpu_machine_id) {
    305       1.15       gwr 		default:
    306       1.15       gwr 			/* Leave the defaults set above. */
    307       1.15       gwr 			break;
    308       1.15       gwr 		}
    309       1.15       gwr 	}
    310       1.10  christos 	printf(" (%dx%d)\n", fbt->fb_width, fbt->fb_height);
    311       1.15       gwr 
    312       1.15       gwr 	/*
    313       1.15       gwr 	 * Make sure video is on.  This driver uses a
    314       1.15       gwr 	 * black colormap to blank the screen, so if
    315       1.15       gwr 	 * there is any global enable, set it here.
    316       1.15       gwr 	 */
    317       1.15       gwr 	tmp = 1;
    318       1.15       gwr 	cg4svideo(fb, &tmp);
    319       1.15       gwr 	if (fb->fb_pfour)
    320       1.15       gwr 		fb_pfour_set_video(fb, 1);
    321       1.15       gwr 	else
    322       1.15       gwr 		enable_video(1);
    323       1.15       gwr 
    324       1.15       gwr 	/* Let /dev/fb know we are here. */
    325        1.2       gwr 	fb_attach(fb, 4);
    326        1.1       gwr }
    327        1.1       gwr 
    328       1.32       chs int
    329       1.33  christos cg4open(dev_t dev, int flags, int mode, struct lwp *l)
    330        1.1       gwr {
    331        1.1       gwr 	int unit = minor(dev);
    332        1.1       gwr 
    333        1.7   thorpej 	if (unit >= cgfour_cd.cd_ndevs || cgfour_cd.cd_devs[unit] == NULL)
    334        1.1       gwr 		return (ENXIO);
    335        1.1       gwr 	return (0);
    336        1.1       gwr }
    337        1.1       gwr 
    338       1.32       chs int
    339  1.35.14.1     rmind cg4ioctl(dev_t dev, u_long cmd, void *data, int flags, struct lwp *l)
    340        1.1       gwr {
    341        1.7   thorpej 	struct cg4_softc *sc = cgfour_cd.cd_devs[minor(dev)];
    342        1.1       gwr 
    343        1.1       gwr 	return (fbioctlfb(&sc->sc_fb, cmd, data));
    344        1.1       gwr }
    345        1.1       gwr 
    346        1.1       gwr /*
    347        1.1       gwr  * Return the address that would map the given device at the given
    348        1.1       gwr  * offset, allowing for the given protection, or return -1 for error.
    349        1.1       gwr  *
    350        1.1       gwr  * X11 expects its mmap'd region to look like this:
    351       1.11       gwr  * 	128k overlay data memory
    352       1.11       gwr  * 	128k overlay enable bitmap
    353        1.1       gwr  * 	1024k color memory
    354       1.15       gwr  *
    355       1.15       gwr  * The hardware looks completely different.
    356        1.1       gwr  */
    357       1.32       chs paddr_t
    358       1.32       chs cg4mmap(dev_t dev, off_t off, int prot)
    359        1.1       gwr {
    360        1.7   thorpej 	struct cg4_softc *sc = cgfour_cd.cd_devs[minor(dev)];
    361       1.22   tsutsui 	int physbase;
    362        1.1       gwr 
    363        1.1       gwr 	if (off & PGOFSET)
    364        1.5   mycroft 		panic("cg4mmap");
    365        1.1       gwr 
    366       1.14       gwr 	if ((off < 0) || (off >= CG4_MMAP_SIZE))
    367        1.2       gwr 		return (-1);
    368        1.2       gwr 
    369        1.2       gwr 	if (off < 0x40000) {
    370        1.2       gwr 		if (off < 0x20000) {
    371       1.11       gwr 			physbase = sc->sc_pa_overlay;
    372        1.2       gwr 		} else {
    373        1.2       gwr 			/* enable plane */
    374        1.2       gwr 			off -= 0x20000;
    375       1.11       gwr 			physbase = sc->sc_pa_enable;
    376        1.2       gwr 		}
    377        1.2       gwr 	} else {
    378        1.2       gwr 		/* pixel map */
    379        1.2       gwr 		off -= 0x40000;
    380       1.11       gwr 		physbase = sc->sc_pa_pixmap;
    381        1.1       gwr 	}
    382        1.1       gwr 
    383        1.1       gwr 	/*
    384        1.1       gwr 	 * I turned on PMAP_NC here to disable the cache as I was
    385       1.15       gwr 	 * getting horribly broken behaviour without it.
    386        1.1       gwr 	 */
    387        1.2       gwr 	return ((physbase + off) | PMAP_NC);
    388        1.1       gwr }
    389        1.1       gwr 
    390        1.1       gwr /*
    391        1.1       gwr  * Internal ioctl functions.
    392        1.1       gwr  */
    393        1.1       gwr 
    394        1.1       gwr /* FBIOGATTR: */
    395       1.32       chs static int
    396       1.32       chs cg4gattr(struct fbdevice *fb, void *data)
    397        1.1       gwr {
    398       1.12       gwr 	struct fbgattr *fba = data;
    399        1.1       gwr 
    400        1.1       gwr 	fba->real_type = fb->fb_fbtype.fb_type;
    401        1.1       gwr 	fba->owner = 0;		/* XXX - TIOCCONS stuff? */
    402        1.1       gwr 	fba->fbtype = fb->fb_fbtype;
    403        1.1       gwr 	fba->sattr.flags = 0;
    404        1.1       gwr 	fba->sattr.emu_type = fb->fb_fbtype.fb_type;
    405        1.1       gwr 	fba->sattr.dev_specific[0] = -1;
    406        1.1       gwr 	fba->emu_types[0] = fb->fb_fbtype.fb_type;
    407        1.1       gwr 	fba->emu_types[1] = -1;
    408        1.1       gwr 	return (0);
    409        1.1       gwr }
    410        1.1       gwr 
    411        1.1       gwr /* FBIOGVIDEO: */
    412       1.32       chs static int
    413       1.32       chs cg4gvideo(struct fbdevice *fb, void *data)
    414        1.1       gwr {
    415       1.14       gwr 	struct cg4_softc *sc = fb->fb_private;
    416       1.12       gwr 	int *on = data;
    417        1.1       gwr 
    418       1.14       gwr 	*on = sc->sc_video_on;
    419        1.1       gwr 	return (0);
    420        1.1       gwr }
    421        1.1       gwr 
    422        1.1       gwr /* FBIOSVIDEO: */
    423       1.32       chs static int
    424       1.32       chs cg4svideo(struct fbdevice *fb, void *data)
    425        1.1       gwr {
    426       1.14       gwr 	struct cg4_softc *sc = fb->fb_private;
    427       1.12       gwr 	int *on = data;
    428       1.11       gwr 
    429       1.14       gwr 	if (sc->sc_video_on == *on)
    430       1.14       gwr 		return (0);
    431       1.14       gwr 	sc->sc_video_on = *on;
    432       1.14       gwr 
    433       1.15       gwr 	(*sc->sc_ldcmap)(sc);
    434       1.11       gwr 	return (0);
    435       1.11       gwr }
    436       1.11       gwr 
    437       1.11       gwr /*
    438       1.11       gwr  * FBIOGETCMAP:
    439       1.11       gwr  * Copy current colormap out to user space.
    440       1.11       gwr  */
    441       1.32       chs static int
    442       1.32       chs cg4getcmap(struct fbdevice *fb, void *data)
    443       1.11       gwr {
    444       1.11       gwr 	struct cg4_softc *sc = fb->fb_private;
    445       1.11       gwr 	struct soft_cmap *cm = &sc->sc_cmap;
    446       1.14       gwr 	struct fbcmap *fbcm = data;
    447       1.24    itojun 	u_int start, count;
    448       1.24    itojun 	int error;
    449       1.11       gwr 
    450       1.11       gwr 	start = fbcm->index;
    451       1.11       gwr 	count = fbcm->count;
    452       1.24    itojun 	if (start >= CMAP_SIZE || count > CMAP_SIZE - start)
    453       1.11       gwr 		return (EINVAL);
    454       1.11       gwr 
    455       1.11       gwr 	if ((error = copyout(&cm->r[start], fbcm->red, count)) != 0)
    456       1.11       gwr 		return (error);
    457       1.11       gwr 
    458       1.11       gwr 	if ((error = copyout(&cm->g[start], fbcm->green, count)) != 0)
    459       1.11       gwr 		return (error);
    460       1.11       gwr 
    461       1.11       gwr 	if ((error = copyout(&cm->b[start], fbcm->blue, count)) != 0)
    462       1.11       gwr 		return (error);
    463       1.11       gwr 
    464       1.11       gwr 	return (0);
    465       1.11       gwr }
    466       1.11       gwr 
    467       1.11       gwr /*
    468       1.11       gwr  * FBIOPUTCMAP:
    469       1.11       gwr  * Copy new colormap from user space and load.
    470       1.11       gwr  */
    471       1.32       chs static int
    472       1.32       chs cg4putcmap(struct fbdevice *fb, void *data)
    473       1.11       gwr {
    474       1.11       gwr 	struct cg4_softc *sc = fb->fb_private;
    475       1.11       gwr 	struct soft_cmap *cm = &sc->sc_cmap;
    476       1.14       gwr 	struct fbcmap *fbcm = data;
    477       1.24    itojun 	u_int start, count;
    478       1.24    itojun 	int error;
    479       1.11       gwr 
    480       1.11       gwr 	start = fbcm->index;
    481       1.11       gwr 	count = fbcm->count;
    482       1.24    itojun 	if (start >= CMAP_SIZE || count > CMAP_SIZE - start)
    483       1.11       gwr 		return (EINVAL);
    484       1.11       gwr 
    485       1.11       gwr 	if ((error = copyin(fbcm->red, &cm->r[start], count)) != 0)
    486       1.11       gwr 		return (error);
    487       1.11       gwr 
    488       1.11       gwr 	if ((error = copyin(fbcm->green, &cm->g[start], count)) != 0)
    489       1.11       gwr 		return (error);
    490       1.11       gwr 
    491       1.11       gwr 	if ((error = copyin(fbcm->blue, &cm->b[start], count)) != 0)
    492       1.11       gwr 		return (error);
    493       1.11       gwr 
    494       1.15       gwr 	(*sc->sc_ldcmap)(sc);
    495       1.11       gwr 	return (0);
    496       1.11       gwr }
    497       1.11       gwr 
    498       1.11       gwr /****************************************************************
    499       1.11       gwr  * Routines for the "Type A" hardware
    500       1.11       gwr  ****************************************************************/
    501       1.15       gwr #ifdef	_SUN3_
    502       1.11       gwr 
    503       1.32       chs static void
    504       1.32       chs cg4a_init(struct cg4_softc *sc)
    505       1.11       gwr {
    506       1.11       gwr 	volatile struct amd_regs *ar = sc->sc_va_cmap;
    507       1.11       gwr 	struct soft_cmap *cm = &sc->sc_cmap;
    508       1.11       gwr 	int i;
    509       1.11       gwr 
    510       1.14       gwr 	/* Grab initial (current) color map. */
    511       1.11       gwr 	for(i = 0; i < 256; i++) {
    512       1.11       gwr 		cm->r[i] = ar->r[i];
    513       1.11       gwr 		cm->g[i] = ar->g[i];
    514       1.11       gwr 		cm->b[i] = ar->b[i];
    515       1.11       gwr 	}
    516       1.11       gwr }
    517       1.11       gwr 
    518       1.32       chs static void
    519       1.32       chs cg4a_ldcmap(struct cg4_softc *sc)
    520       1.11       gwr {
    521       1.11       gwr 	volatile struct amd_regs *ar = sc->sc_va_cmap;
    522       1.11       gwr 	struct soft_cmap *cm = &sc->sc_cmap;
    523       1.11       gwr 	int i;
    524       1.11       gwr 
    525       1.11       gwr 	/*
    526       1.11       gwr 	 * Now blast them into the chip!
    527       1.11       gwr 	 * XXX Should use retrace interrupt!
    528       1.11       gwr 	 * Just set a "need load" bit and let the
    529       1.11       gwr 	 * retrace interrupt handler do the work.
    530       1.11       gwr 	 */
    531       1.14       gwr 	if (sc->sc_video_on) {
    532       1.14       gwr 		/* Update H/W colormap. */
    533       1.14       gwr 		for (i = 0; i < 256; i++) {
    534       1.14       gwr 			ar->r[i] = cm->r[i];
    535       1.14       gwr 			ar->g[i] = cm->g[i];
    536       1.14       gwr 			ar->b[i] = cm->b[i];
    537       1.14       gwr 		}
    538       1.14       gwr 	} else {
    539       1.14       gwr 		/* Clear H/W colormap. */
    540       1.11       gwr 		for (i = 0; i < 256; i++) {
    541       1.11       gwr 			ar->r[i] = 0;
    542       1.11       gwr 			ar->g[i] = 0;
    543       1.11       gwr 			ar->b[i] = 0;
    544       1.11       gwr 		}
    545        1.1       gwr 	}
    546       1.11       gwr }
    547       1.15       gwr #endif	/* SUN3 */
    548       1.11       gwr 
    549       1.11       gwr /****************************************************************
    550       1.11       gwr  * Routines for the "Type B" hardware
    551       1.11       gwr  ****************************************************************/
    552        1.1       gwr 
    553       1.32       chs static void
    554       1.32       chs cg4b_init(struct cg4_softc *sc)
    555       1.11       gwr {
    556       1.11       gwr 	volatile struct bt_regs *bt = sc->sc_va_cmap;
    557       1.11       gwr 	struct soft_cmap *cm = &sc->sc_cmap;
    558       1.18       gwr 	union bt_cmap_u *btcm;
    559       1.11       gwr 	int i;
    560       1.11       gwr 
    561       1.14       gwr 	/* Need a buffer for colormap format translation. */
    562       1.15       gwr 	btcm = malloc(sizeof(*btcm), M_DEVBUF, M_WAITOK);
    563       1.14       gwr 	sc->sc_btcm = btcm;
    564       1.14       gwr 
    565       1.11       gwr 	/*
    566       1.11       gwr 	 * BT458 chip initialization as described in Brooktree's
    567       1.11       gwr 	 * 1993 Graphics and Imaging Product Databook (DB004-1/93).
    568       1.18       gwr 	 *
    569       1.18       gwr 	 * It appears that the 3/60 uses the low byte, and the 3/80
    570       1.18       gwr 	 * uses the high byte, while both ignore the other bytes.
    571       1.18       gwr 	 * Writing same value to all bytes works on both.
    572       1.18       gwr 	 */
    573       1.18       gwr 	bt->bt_addr = 0x04040404;	/* select read mask register */
    574       1.18       gwr 	bt->bt_ctrl = ~0;       	/* all planes on */
    575       1.18       gwr 	bt->bt_addr = 0x05050505;	/* select blink mask register */
    576       1.18       gwr 	bt->bt_ctrl = 0;        	/* all planes non-blinking */
    577       1.18       gwr 	bt->bt_addr = 0x06060606;	/* select command register */
    578       1.18       gwr 	bt->bt_ctrl = 0x43434343;	/* palette enabled, overlay planes enabled */
    579       1.18       gwr 	bt->bt_addr = 0x07070707;	/* select test register */
    580       1.18       gwr 	bt->bt_ctrl = 0;        	/* not test mode */
    581       1.11       gwr 
    582       1.11       gwr 	/* grab initial (current) color map */
    583       1.11       gwr 	bt->bt_addr = 0;
    584       1.18       gwr #ifdef	_SUN3_
    585       1.18       gwr 	/* Sun3/60 wants 32-bit access, packed. */
    586       1.18       gwr 	for (i = 0; i < (256 * 3 / 4); i++)
    587       1.18       gwr 		btcm->btcm_int[i] = bt->bt_cmap;
    588       1.18       gwr #else	/* SUN3 */
    589       1.18       gwr 	/* Sun3/80 wants 8-bits in the high byte. */
    590       1.18       gwr 	for (i = 0; i < (256 * 3); i++)
    591       1.18       gwr 		btcm->btcm_char[i] = bt->bt_cmap >> 24;
    592       1.18       gwr #endif	/* SUN3 */
    593        1.1       gwr 
    594       1.14       gwr 	/* Transpose into H/W cmap into S/W form. */
    595       1.11       gwr 	for (i = 0; i < 256; i++) {
    596       1.18       gwr 		cm->r[i] = btcm->btcm_rgb[i][0];
    597       1.18       gwr 		cm->g[i] = btcm->btcm_rgb[i][1];
    598       1.18       gwr 		cm->b[i] = btcm->btcm_rgb[i][2];
    599        1.1       gwr 	}
    600        1.1       gwr }
    601        1.1       gwr 
    602       1.32       chs static void
    603       1.32       chs cg4b_ldcmap(struct cg4_softc *sc)
    604        1.1       gwr {
    605       1.11       gwr 	volatile struct bt_regs *bt = sc->sc_va_cmap;
    606       1.11       gwr 	struct soft_cmap *cm = &sc->sc_cmap;
    607       1.18       gwr 	union bt_cmap_u *btcm = sc->sc_btcm;
    608       1.11       gwr 	int i;
    609        1.1       gwr 
    610       1.14       gwr 	/* Transpose S/W cmap into H/W form. */
    611       1.14       gwr 	for (i = 0; i < 256; i++) {
    612       1.18       gwr 		btcm->btcm_rgb[i][0] = cm->r[i];
    613       1.18       gwr 		btcm->btcm_rgb[i][1] = cm->g[i];
    614       1.18       gwr 		btcm->btcm_rgb[i][2] = cm->b[i];
    615       1.14       gwr 	}
    616       1.14       gwr 
    617       1.11       gwr 	/*
    618       1.11       gwr 	 * Now blast them into the chip!
    619       1.11       gwr 	 * XXX Should use retrace interrupt!
    620       1.11       gwr 	 * Just set a "need load" bit and let the
    621       1.11       gwr 	 * retrace interrupt handler do the work.
    622       1.11       gwr 	 */
    623       1.11       gwr 	bt->bt_addr = 0;
    624       1.19       gwr 
    625       1.19       gwr #ifdef	_SUN3_
    626       1.19       gwr 	/* Sun3/60 wants 32-bit access, packed. */
    627       1.14       gwr 	if (sc->sc_video_on) {
    628       1.14       gwr 		/* Update H/W colormap. */
    629       1.14       gwr 		for (i = 0; i < (256 * 3 / 4); i++)
    630       1.18       gwr 			bt->bt_cmap = btcm->btcm_int[i];
    631       1.19       gwr 	} else {
    632       1.19       gwr 		/* Clear H/W colormap. */
    633       1.19       gwr 		for (i = 0; i < (256 * 3 / 4); i++)
    634       1.19       gwr 			bt->bt_cmap = 0;
    635       1.19       gwr 	}
    636       1.18       gwr #else	/* SUN3 */
    637       1.19       gwr 	/* Sun3/80 wants 8-bits in the high byte. */
    638       1.19       gwr 	if (sc->sc_video_on) {
    639       1.19       gwr 		/* Update H/W colormap. */
    640       1.18       gwr 		for (i = 0; i < (256 * 3); i++)
    641       1.18       gwr 			bt->bt_cmap = btcm->btcm_char[i] << 24;
    642       1.14       gwr 	} else {
    643       1.14       gwr 		/* Clear H/W colormap. */
    644       1.18       gwr 		for (i = 0; i < (256 * 3); i++)
    645       1.18       gwr 			bt->bt_cmap = 0;
    646       1.19       gwr 	}
    647       1.18       gwr #endif	/* SUN3 */
    648        1.1       gwr }
    649       1.11       gwr 
    650