cg4.c revision 1.39 1 1.39 tsutsui /* $NetBSD: cg4.c,v 1.39 2008/06/28 12:13:38 tsutsui Exp $ */
2 1.1 gwr
3 1.1 gwr /*
4 1.1 gwr * Copyright (c) 1992, 1993
5 1.1 gwr * The Regents of the University of California. All rights reserved.
6 1.1 gwr *
7 1.1 gwr * This software was developed by the Computer Systems Engineering group
8 1.1 gwr * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
9 1.1 gwr * contributed to Berkeley.
10 1.1 gwr *
11 1.1 gwr * All advertising materials mentioning features or use of this software
12 1.1 gwr * must display the following acknowledgement:
13 1.1 gwr * This product includes software developed by the University of
14 1.1 gwr * California, Lawrence Berkeley Laboratory.
15 1.1 gwr *
16 1.1 gwr * Redistribution and use in source and binary forms, with or without
17 1.1 gwr * modification, are permitted provided that the following conditions
18 1.1 gwr * are met:
19 1.1 gwr * 1. Redistributions of source code must retain the above copyright
20 1.1 gwr * notice, this list of conditions and the following disclaimer.
21 1.1 gwr * 2. Redistributions in binary form must reproduce the above copyright
22 1.1 gwr * notice, this list of conditions and the following disclaimer in the
23 1.1 gwr * documentation and/or other materials provided with the distribution.
24 1.31 agc * 3. Neither the name of the University nor the names of its contributors
25 1.1 gwr * may be used to endorse or promote products derived from this software
26 1.1 gwr * without specific prior written permission.
27 1.1 gwr *
28 1.1 gwr * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
29 1.1 gwr * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
30 1.1 gwr * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
31 1.1 gwr * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
32 1.1 gwr * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
33 1.1 gwr * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
34 1.1 gwr * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
35 1.1 gwr * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
36 1.1 gwr * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
37 1.1 gwr * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
38 1.1 gwr * SUCH DAMAGE.
39 1.1 gwr *
40 1.1 gwr * from: @(#)cgthree.c 8.2 (Berkeley) 10/30/93
41 1.1 gwr */
42 1.1 gwr
43 1.1 gwr /*
44 1.1 gwr * color display (cg4) driver.
45 1.1 gwr *
46 1.11 gwr * Credits, history:
47 1.11 gwr * Gordon Ross created this driver based on the cg3 driver from
48 1.11 gwr * the sparc port as distributed in BSD 4.4 Lite, but included
49 1.11 gwr * support for only the "type B" adapter (Brooktree DACs).
50 1.11 gwr * Ezra Story added support for the "type A" (AMD DACs).
51 1.1 gwr *
52 1.11 gwr * Todo:
53 1.11 gwr * Make this driver handle video interrupts.
54 1.11 gwr * Defer colormap updates to vertical retrace interrupts.
55 1.1 gwr */
56 1.30 lukem
57 1.30 lukem #include <sys/cdefs.h>
58 1.39 tsutsui __KERNEL_RCSID(0, "$NetBSD: cg4.c,v 1.39 2008/06/28 12:13:38 tsutsui Exp $");
59 1.1 gwr
60 1.1 gwr #include <sys/param.h>
61 1.11 gwr #include <sys/systm.h>
62 1.12 gwr #include <sys/conf.h>
63 1.1 gwr #include <sys/device.h>
64 1.1 gwr #include <sys/ioctl.h>
65 1.1 gwr #include <sys/malloc.h>
66 1.1 gwr #include <sys/mman.h>
67 1.12 gwr #include <sys/proc.h>
68 1.1 gwr #include <sys/tty.h>
69 1.1 gwr
70 1.21 mrg #include <uvm/uvm_extern.h>
71 1.1 gwr
72 1.12 gwr #include <machine/autoconf.h>
73 1.2 gwr #include <machine/cpu.h>
74 1.23 thorpej #include <dev/sun/fbio.h>
75 1.12 gwr #include <machine/idprom.h>
76 1.1 gwr #include <machine/pmap.h>
77 1.1 gwr
78 1.15 gwr #include <sun3/dev/fbvar.h>
79 1.15 gwr #include <sun3/dev/btreg.h>
80 1.15 gwr #include <sun3/dev/cg4reg.h>
81 1.15 gwr #include <sun3/dev/p4reg.h>
82 1.15 gwr
83 1.39 tsutsui #include "ioconf.h"
84 1.39 tsutsui
85 1.18 gwr union bt_cmap_u {
86 1.39 tsutsui uint8_t btcm_char[256 * 3]; /* raw data */
87 1.39 tsutsui uint8_t btcm_rgb[256][3]; /* 256 R/G/B entries */
88 1.18 gwr u_int btcm_int[256 * 3 / 4]; /* the way the chip gets loaded */
89 1.18 gwr };
90 1.18 gwr
91 1.15 gwr #define CG4_TYPE_A 0 /* AMD DACs */
92 1.15 gwr #define CG4_TYPE_B 1 /* Brooktree DACs */
93 1.1 gwr
94 1.11 gwr #define CG4_MMAP_SIZE (CG4_OVERLAY_SIZE + CG4_ENABLE_SIZE + CG4_PIXMAP_SIZE)
95 1.11 gwr
96 1.11 gwr #define CMAP_SIZE 256
97 1.11 gwr struct soft_cmap {
98 1.39 tsutsui uint8_t r[CMAP_SIZE];
99 1.39 tsutsui uint8_t g[CMAP_SIZE];
100 1.39 tsutsui uint8_t b[CMAP_SIZE];
101 1.11 gwr };
102 1.11 gwr
103 1.1 gwr /* per-display variables */
104 1.1 gwr struct cg4_softc {
105 1.39 tsutsui device_t sc_dev; /* base device */
106 1.1 gwr struct fbdevice sc_fb; /* frame buffer device */
107 1.11 gwr int sc_cg4type; /* A or B */
108 1.11 gwr int sc_pa_overlay; /* phys. addr. of overlay plane */
109 1.11 gwr int sc_pa_enable; /* phys. addr. of enable plane */
110 1.11 gwr int sc_pa_pixmap; /* phys. addr. of color plane */
111 1.14 gwr int sc_video_on; /* zero if blanked */
112 1.14 gwr void *sc_va_cmap; /* Colormap h/w (mapped KVA) */
113 1.14 gwr void *sc_btcm; /* Soft cmap, Brooktree format */
114 1.32 chs void (*sc_ldcmap)(struct cg4_softc *);
115 1.14 gwr struct soft_cmap sc_cmap; /* Soft cmap, user format */
116 1.1 gwr };
117 1.1 gwr
118 1.1 gwr /* autoconfiguration driver */
119 1.39 tsutsui static int cg4match(device_t, cfdata_t, void *);
120 1.39 tsutsui static void cg4attach(device_t, device_t, void *);
121 1.1 gwr
122 1.39 tsutsui CFATTACH_DECL_NEW(cgfour, sizeof(struct cg4_softc),
123 1.28 thorpej cg4match, cg4attach, NULL, NULL);
124 1.7 thorpej
125 1.25 gehenna dev_type_open(cg4open);
126 1.25 gehenna dev_type_ioctl(cg4ioctl);
127 1.25 gehenna dev_type_mmap(cg4mmap);
128 1.25 gehenna
129 1.25 gehenna const struct cdevsw cgfour_cdevsw = {
130 1.25 gehenna cg4open, nullclose, noread, nowrite, cg4ioctl,
131 1.29 jdolecek nostop, notty, nopoll, cg4mmap, nokqfilter,
132 1.25 gehenna };
133 1.25 gehenna
134 1.32 chs static int cg4gattr (struct fbdevice *, void *);
135 1.32 chs static int cg4gvideo (struct fbdevice *, void *);
136 1.32 chs static int cg4svideo (struct fbdevice *, void *);
137 1.32 chs static int cg4getcmap(struct fbdevice *, void *);
138 1.32 chs static int cg4putcmap(struct fbdevice *, void *);
139 1.1 gwr
140 1.18 gwr #ifdef _SUN3_
141 1.32 chs static void cg4a_init (struct cg4_softc *);
142 1.32 chs static void cg4a_ldcmap(struct cg4_softc *);
143 1.18 gwr #endif /* SUN3 */
144 1.11 gwr
145 1.32 chs static void cg4b_init (struct cg4_softc *);
146 1.32 chs static void cg4b_ldcmap(struct cg4_softc *);
147 1.11 gwr
148 1.11 gwr static struct fbdriver cg4_fbdriver = {
149 1.29 jdolecek cg4open, nullclose, cg4mmap, nokqfilter, cg4gattr,
150 1.1 gwr cg4gvideo, cg4svideo,
151 1.1 gwr cg4getcmap, cg4putcmap };
152 1.1 gwr
153 1.1 gwr /*
154 1.1 gwr * Match a cg4.
155 1.1 gwr */
156 1.32 chs static int
157 1.39 tsutsui cg4match(device_t parent, cfdata_t cf, void *args)
158 1.1 gwr {
159 1.1 gwr struct confargs *ca = args;
160 1.17 gwr int mid, p4id, peekval, tmp;
161 1.15 gwr void *p4reg;
162 1.15 gwr
163 1.15 gwr /* No default address support. */
164 1.15 gwr if (ca->ca_paddr == -1)
165 1.39 tsutsui return 0;
166 1.15 gwr
167 1.15 gwr /*
168 1.15 gwr * Slight hack here: The low four bits of the
169 1.15 gwr * config flags, if set, restrict the match to
170 1.15 gwr * that machine "implementation" only.
171 1.15 gwr */
172 1.15 gwr mid = cf->cf_flags & IDM_IMPL_MASK;
173 1.15 gwr if (mid && (mid != (cpu_machine_id & IDM_IMPL_MASK)))
174 1.39 tsutsui return 0;
175 1.2 gwr
176 1.15 gwr /*
177 1.15 gwr * The config flag 0x10 if set means we are
178 1.17 gwr * looking for a Type A board (3/110).
179 1.15 gwr */
180 1.17 gwr if (cf->cf_flags & 0x10) {
181 1.15 gwr #ifdef _SUN3_
182 1.17 gwr /* Type A: Check for AMD RAMDACs in control space. */
183 1.11 gwr if (bus_peek(BUS_OBIO, CG4A_OBIO_CMAP, 1) == -1)
184 1.39 tsutsui return 0;
185 1.17 gwr /* Check for the overlay plane. */
186 1.17 gwr tmp = ca->ca_paddr + CG4A_OFF_OVERLAY;
187 1.17 gwr if (bus_peek(ca->ca_bustype, tmp, 1) == -1)
188 1.39 tsutsui return 0;
189 1.17 gwr /* OK, it looks like a Type A. */
190 1.39 tsutsui return 1;
191 1.17 gwr #else /* SUN3 */
192 1.17 gwr /* Only the Sun3/110 ever has a type A. */
193 1.39 tsutsui return 0;
194 1.17 gwr #endif /* SUN3 */
195 1.15 gwr }
196 1.11 gwr
197 1.15 gwr /*
198 1.17 gwr * From here on, it is a type B or nothing.
199 1.17 gwr * The config flag 0x20 if set means there
200 1.17 gwr * is no P4 register. (bus error)
201 1.15 gwr */
202 1.17 gwr if ((cf->cf_flags & 0x20) == 0) {
203 1.17 gwr p4reg = bus_tmapin(ca->ca_bustype, ca->ca_paddr);
204 1.17 gwr peekval = peek_long(p4reg);
205 1.17 gwr p4id = (peekval == -1) ?
206 1.17 gwr P4_NOTFOUND : fb_pfour_id(p4reg);
207 1.17 gwr bus_tmapout(p4reg);
208 1.17 gwr if (peekval == -1)
209 1.17 gwr return (0);
210 1.17 gwr if (p4id != P4_ID_COLOR8P1) {
211 1.15 gwr #ifdef DEBUG
212 1.39 tsutsui aprint_debug("cgfour at 0x%lx match p4id=0x%x fails\n",
213 1.39 tsutsui ca->ca_paddr, p4id & 0xFF);
214 1.15 gwr #endif
215 1.39 tsutsui return 0;
216 1.17 gwr }
217 1.2 gwr }
218 1.1 gwr
219 1.17 gwr /*
220 1.17 gwr * Check for CMAP hardware and overlay plane.
221 1.17 gwr */
222 1.17 gwr tmp = ca->ca_paddr + CG4B_OFF_CMAP;
223 1.17 gwr if (bus_peek(ca->ca_bustype, tmp, 4) == -1)
224 1.39 tsutsui return 0;
225 1.17 gwr tmp = ca->ca_paddr + CG4B_OFF_OVERLAY;
226 1.17 gwr if (bus_peek(ca->ca_bustype, tmp, 1) == -1)
227 1.39 tsutsui return 0;
228 1.17 gwr
229 1.39 tsutsui return 1;
230 1.1 gwr }
231 1.1 gwr
232 1.1 gwr /*
233 1.1 gwr * Attach a display. We need to notice if it is the console, too.
234 1.1 gwr */
235 1.32 chs static void
236 1.39 tsutsui cg4attach(device_t parent, device_t self, void *args)
237 1.1 gwr {
238 1.38 tsutsui struct cg4_softc *sc = device_private(self);
239 1.1 gwr struct fbdevice *fb = &sc->sc_fb;
240 1.1 gwr struct confargs *ca = args;
241 1.1 gwr struct fbtype *fbt;
242 1.17 gwr int tmp;
243 1.1 gwr
244 1.39 tsutsui sc->sc_dev = self;
245 1.39 tsutsui
246 1.1 gwr fbt = &fb->fb_fbtype;
247 1.1 gwr fbt->fb_type = FBTYPE_SUN4COLOR;
248 1.15 gwr fbt->fb_width = 1152; /* default - see below */
249 1.15 gwr fbt->fb_height = 900; /* default - see below */
250 1.1 gwr fbt->fb_depth = 8;
251 1.1 gwr fbt->fb_cmsize = 256;
252 1.15 gwr fbt->fb_size = CG4_MMAP_SIZE;
253 1.15 gwr fb->fb_driver = &cg4_fbdriver;
254 1.15 gwr fb->fb_private = sc;
255 1.39 tsutsui fb->fb_name = device_xname(self);
256 1.39 tsutsui fb->fb_flags = device_cfdata(self)->cf_flags;
257 1.1 gwr
258 1.15 gwr /*
259 1.15 gwr * The config flag 0x10 if set means we are
260 1.15 gwr * attaching a Type A (3/110) which has the
261 1.15 gwr * AMD RAMDACs in control space, and no P4.
262 1.15 gwr */
263 1.15 gwr if (fb->fb_flags & 0x10) {
264 1.15 gwr #ifdef _SUN3_
265 1.15 gwr sc->sc_cg4type = CG4_TYPE_A;
266 1.15 gwr sc->sc_ldcmap = cg4a_ldcmap;
267 1.11 gwr sc->sc_pa_overlay = ca->ca_paddr + CG4A_OFF_OVERLAY;
268 1.11 gwr sc->sc_pa_enable = ca->ca_paddr + CG4A_OFF_ENABLE;
269 1.11 gwr sc->sc_pa_pixmap = ca->ca_paddr + CG4A_OFF_PIXMAP;
270 1.16 gwr sc->sc_va_cmap = bus_mapin(BUS_OBIO, CG4A_OBIO_CMAP,
271 1.16 gwr sizeof(struct amd_regs));
272 1.11 gwr cg4a_init(sc);
273 1.15 gwr #else /* SUN3 */
274 1.15 gwr panic("cgfour flags 0x10");
275 1.15 gwr #endif /* SUN3 */
276 1.15 gwr } else {
277 1.15 gwr sc->sc_cg4type = CG4_TYPE_B;
278 1.15 gwr sc->sc_ldcmap = cg4b_ldcmap;
279 1.11 gwr sc->sc_pa_overlay = ca->ca_paddr + CG4B_OFF_OVERLAY;
280 1.11 gwr sc->sc_pa_enable = ca->ca_paddr + CG4B_OFF_ENABLE;
281 1.11 gwr sc->sc_pa_pixmap = ca->ca_paddr + CG4B_OFF_PIXMAP;
282 1.17 gwr tmp = ca->ca_paddr + CG4B_OFF_CMAP;
283 1.16 gwr sc->sc_va_cmap = bus_mapin(ca->ca_bustype, tmp,
284 1.16 gwr sizeof(struct bt_regs));
285 1.11 gwr cg4b_init(sc);
286 1.17 gwr }
287 1.15 gwr
288 1.17 gwr if ((fb->fb_flags & 0x20) == 0) {
289 1.17 gwr /* It is supposed to have a P4 register. */
290 1.17 gwr fb->fb_pfour = bus_mapin(ca->ca_bustype, ca->ca_paddr, 4);
291 1.11 gwr }
292 1.1 gwr
293 1.15 gwr /*
294 1.15 gwr * Determine width and height as follows:
295 1.15 gwr * If it has a P4 register, use that;
296 1.15 gwr * else if unit==0, use the EEPROM size,
297 1.15 gwr * else make our best guess.
298 1.15 gwr */
299 1.15 gwr if (fb->fb_pfour)
300 1.15 gwr fb_pfour_setsize(fb);
301 1.34 thorpej /* XXX device_unit() abuse */
302 1.39 tsutsui else if (device_unit(self) == 0)
303 1.15 gwr fb_eeprom_setsize(fb);
304 1.15 gwr else {
305 1.15 gwr /* Guess based on machine ID. */
306 1.15 gwr switch (cpu_machine_id) {
307 1.15 gwr default:
308 1.15 gwr /* Leave the defaults set above. */
309 1.15 gwr break;
310 1.15 gwr }
311 1.15 gwr }
312 1.39 tsutsui aprint_normal(" (%dx%d)\n", fbt->fb_width, fbt->fb_height);
313 1.15 gwr
314 1.15 gwr /*
315 1.15 gwr * Make sure video is on. This driver uses a
316 1.15 gwr * black colormap to blank the screen, so if
317 1.15 gwr * there is any global enable, set it here.
318 1.15 gwr */
319 1.15 gwr tmp = 1;
320 1.15 gwr cg4svideo(fb, &tmp);
321 1.15 gwr if (fb->fb_pfour)
322 1.15 gwr fb_pfour_set_video(fb, 1);
323 1.15 gwr else
324 1.15 gwr enable_video(1);
325 1.15 gwr
326 1.15 gwr /* Let /dev/fb know we are here. */
327 1.2 gwr fb_attach(fb, 4);
328 1.1 gwr }
329 1.1 gwr
330 1.32 chs int
331 1.33 christos cg4open(dev_t dev, int flags, int mode, struct lwp *l)
332 1.1 gwr {
333 1.38 tsutsui struct cg4_softc *sc;
334 1.1 gwr int unit = minor(dev);
335 1.1 gwr
336 1.38 tsutsui sc = device_lookup_private(&cgfour_cd, unit);
337 1.38 tsutsui if (sc == NULL)
338 1.39 tsutsui return ENXIO;
339 1.39 tsutsui return 0;
340 1.1 gwr }
341 1.1 gwr
342 1.32 chs int
343 1.36 christos cg4ioctl(dev_t dev, u_long cmd, void *data, int flags, struct lwp *l)
344 1.1 gwr {
345 1.38 tsutsui struct cg4_softc *sc = device_lookup_private(&cgfour_cd, minor(dev));
346 1.1 gwr
347 1.39 tsutsui return fbioctlfb(&sc->sc_fb, cmd, data);
348 1.1 gwr }
349 1.1 gwr
350 1.1 gwr /*
351 1.1 gwr * Return the address that would map the given device at the given
352 1.1 gwr * offset, allowing for the given protection, or return -1 for error.
353 1.1 gwr *
354 1.1 gwr * X11 expects its mmap'd region to look like this:
355 1.11 gwr * 128k overlay data memory
356 1.11 gwr * 128k overlay enable bitmap
357 1.1 gwr * 1024k color memory
358 1.15 gwr *
359 1.15 gwr * The hardware looks completely different.
360 1.1 gwr */
361 1.32 chs paddr_t
362 1.32 chs cg4mmap(dev_t dev, off_t off, int prot)
363 1.1 gwr {
364 1.38 tsutsui struct cg4_softc *sc = device_lookup_private(&cgfour_cd, minor(dev));
365 1.22 tsutsui int physbase;
366 1.1 gwr
367 1.1 gwr if (off & PGOFSET)
368 1.39 tsutsui panic("%s: bad offset", __func__);
369 1.1 gwr
370 1.14 gwr if ((off < 0) || (off >= CG4_MMAP_SIZE))
371 1.39 tsutsui return -1;
372 1.2 gwr
373 1.2 gwr if (off < 0x40000) {
374 1.2 gwr if (off < 0x20000) {
375 1.11 gwr physbase = sc->sc_pa_overlay;
376 1.2 gwr } else {
377 1.2 gwr /* enable plane */
378 1.2 gwr off -= 0x20000;
379 1.11 gwr physbase = sc->sc_pa_enable;
380 1.2 gwr }
381 1.2 gwr } else {
382 1.2 gwr /* pixel map */
383 1.2 gwr off -= 0x40000;
384 1.11 gwr physbase = sc->sc_pa_pixmap;
385 1.1 gwr }
386 1.1 gwr
387 1.1 gwr /*
388 1.1 gwr * I turned on PMAP_NC here to disable the cache as I was
389 1.15 gwr * getting horribly broken behaviour without it.
390 1.1 gwr */
391 1.39 tsutsui return (physbase + off) | PMAP_NC;
392 1.1 gwr }
393 1.1 gwr
394 1.1 gwr /*
395 1.1 gwr * Internal ioctl functions.
396 1.1 gwr */
397 1.1 gwr
398 1.1 gwr /* FBIOGATTR: */
399 1.32 chs static int
400 1.32 chs cg4gattr(struct fbdevice *fb, void *data)
401 1.1 gwr {
402 1.12 gwr struct fbgattr *fba = data;
403 1.1 gwr
404 1.1 gwr fba->real_type = fb->fb_fbtype.fb_type;
405 1.1 gwr fba->owner = 0; /* XXX - TIOCCONS stuff? */
406 1.1 gwr fba->fbtype = fb->fb_fbtype;
407 1.1 gwr fba->sattr.flags = 0;
408 1.1 gwr fba->sattr.emu_type = fb->fb_fbtype.fb_type;
409 1.1 gwr fba->sattr.dev_specific[0] = -1;
410 1.1 gwr fba->emu_types[0] = fb->fb_fbtype.fb_type;
411 1.1 gwr fba->emu_types[1] = -1;
412 1.39 tsutsui return 0;
413 1.1 gwr }
414 1.1 gwr
415 1.1 gwr /* FBIOGVIDEO: */
416 1.32 chs static int
417 1.32 chs cg4gvideo(struct fbdevice *fb, void *data)
418 1.1 gwr {
419 1.14 gwr struct cg4_softc *sc = fb->fb_private;
420 1.12 gwr int *on = data;
421 1.1 gwr
422 1.14 gwr *on = sc->sc_video_on;
423 1.39 tsutsui return 0;
424 1.1 gwr }
425 1.1 gwr
426 1.1 gwr /* FBIOSVIDEO: */
427 1.32 chs static int
428 1.32 chs cg4svideo(struct fbdevice *fb, void *data)
429 1.1 gwr {
430 1.14 gwr struct cg4_softc *sc = fb->fb_private;
431 1.12 gwr int *on = data;
432 1.11 gwr
433 1.14 gwr if (sc->sc_video_on == *on)
434 1.39 tsutsui return 0;
435 1.14 gwr sc->sc_video_on = *on;
436 1.14 gwr
437 1.15 gwr (*sc->sc_ldcmap)(sc);
438 1.39 tsutsui return 0;
439 1.11 gwr }
440 1.11 gwr
441 1.11 gwr /*
442 1.11 gwr * FBIOGETCMAP:
443 1.11 gwr * Copy current colormap out to user space.
444 1.11 gwr */
445 1.32 chs static int
446 1.32 chs cg4getcmap(struct fbdevice *fb, void *data)
447 1.11 gwr {
448 1.11 gwr struct cg4_softc *sc = fb->fb_private;
449 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
450 1.14 gwr struct fbcmap *fbcm = data;
451 1.24 itojun u_int start, count;
452 1.24 itojun int error;
453 1.11 gwr
454 1.11 gwr start = fbcm->index;
455 1.11 gwr count = fbcm->count;
456 1.24 itojun if (start >= CMAP_SIZE || count > CMAP_SIZE - start)
457 1.39 tsutsui return EINVAL;
458 1.11 gwr
459 1.11 gwr if ((error = copyout(&cm->r[start], fbcm->red, count)) != 0)
460 1.39 tsutsui return error;
461 1.11 gwr
462 1.11 gwr if ((error = copyout(&cm->g[start], fbcm->green, count)) != 0)
463 1.39 tsutsui return error;
464 1.11 gwr
465 1.11 gwr if ((error = copyout(&cm->b[start], fbcm->blue, count)) != 0)
466 1.39 tsutsui return error;
467 1.11 gwr
468 1.39 tsutsui return 0;
469 1.11 gwr }
470 1.11 gwr
471 1.11 gwr /*
472 1.11 gwr * FBIOPUTCMAP:
473 1.11 gwr * Copy new colormap from user space and load.
474 1.11 gwr */
475 1.32 chs static int
476 1.32 chs cg4putcmap(struct fbdevice *fb, void *data)
477 1.11 gwr {
478 1.11 gwr struct cg4_softc *sc = fb->fb_private;
479 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
480 1.14 gwr struct fbcmap *fbcm = data;
481 1.24 itojun u_int start, count;
482 1.24 itojun int error;
483 1.11 gwr
484 1.11 gwr start = fbcm->index;
485 1.11 gwr count = fbcm->count;
486 1.24 itojun if (start >= CMAP_SIZE || count > CMAP_SIZE - start)
487 1.39 tsutsui return EINVAL;
488 1.11 gwr
489 1.11 gwr if ((error = copyin(fbcm->red, &cm->r[start], count)) != 0)
490 1.39 tsutsui return error;
491 1.11 gwr
492 1.11 gwr if ((error = copyin(fbcm->green, &cm->g[start], count)) != 0)
493 1.39 tsutsui return error;
494 1.11 gwr
495 1.11 gwr if ((error = copyin(fbcm->blue, &cm->b[start], count)) != 0)
496 1.39 tsutsui return error;
497 1.11 gwr
498 1.15 gwr (*sc->sc_ldcmap)(sc);
499 1.39 tsutsui return 0;
500 1.11 gwr }
501 1.11 gwr
502 1.11 gwr /****************************************************************
503 1.11 gwr * Routines for the "Type A" hardware
504 1.11 gwr ****************************************************************/
505 1.15 gwr #ifdef _SUN3_
506 1.11 gwr
507 1.32 chs static void
508 1.32 chs cg4a_init(struct cg4_softc *sc)
509 1.11 gwr {
510 1.11 gwr volatile struct amd_regs *ar = sc->sc_va_cmap;
511 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
512 1.11 gwr int i;
513 1.11 gwr
514 1.14 gwr /* Grab initial (current) color map. */
515 1.11 gwr for(i = 0; i < 256; i++) {
516 1.11 gwr cm->r[i] = ar->r[i];
517 1.11 gwr cm->g[i] = ar->g[i];
518 1.11 gwr cm->b[i] = ar->b[i];
519 1.11 gwr }
520 1.11 gwr }
521 1.11 gwr
522 1.32 chs static void
523 1.32 chs cg4a_ldcmap(struct cg4_softc *sc)
524 1.11 gwr {
525 1.11 gwr volatile struct amd_regs *ar = sc->sc_va_cmap;
526 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
527 1.11 gwr int i;
528 1.11 gwr
529 1.11 gwr /*
530 1.11 gwr * Now blast them into the chip!
531 1.11 gwr * XXX Should use retrace interrupt!
532 1.11 gwr * Just set a "need load" bit and let the
533 1.11 gwr * retrace interrupt handler do the work.
534 1.11 gwr */
535 1.14 gwr if (sc->sc_video_on) {
536 1.14 gwr /* Update H/W colormap. */
537 1.14 gwr for (i = 0; i < 256; i++) {
538 1.14 gwr ar->r[i] = cm->r[i];
539 1.14 gwr ar->g[i] = cm->g[i];
540 1.14 gwr ar->b[i] = cm->b[i];
541 1.14 gwr }
542 1.14 gwr } else {
543 1.14 gwr /* Clear H/W colormap. */
544 1.11 gwr for (i = 0; i < 256; i++) {
545 1.11 gwr ar->r[i] = 0;
546 1.11 gwr ar->g[i] = 0;
547 1.11 gwr ar->b[i] = 0;
548 1.11 gwr }
549 1.1 gwr }
550 1.11 gwr }
551 1.15 gwr #endif /* SUN3 */
552 1.11 gwr
553 1.11 gwr /****************************************************************
554 1.11 gwr * Routines for the "Type B" hardware
555 1.11 gwr ****************************************************************/
556 1.1 gwr
557 1.32 chs static void
558 1.32 chs cg4b_init(struct cg4_softc *sc)
559 1.11 gwr {
560 1.11 gwr volatile struct bt_regs *bt = sc->sc_va_cmap;
561 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
562 1.18 gwr union bt_cmap_u *btcm;
563 1.11 gwr int i;
564 1.11 gwr
565 1.14 gwr /* Need a buffer for colormap format translation. */
566 1.15 gwr btcm = malloc(sizeof(*btcm), M_DEVBUF, M_WAITOK);
567 1.14 gwr sc->sc_btcm = btcm;
568 1.14 gwr
569 1.11 gwr /*
570 1.11 gwr * BT458 chip initialization as described in Brooktree's
571 1.11 gwr * 1993 Graphics and Imaging Product Databook (DB004-1/93).
572 1.18 gwr *
573 1.18 gwr * It appears that the 3/60 uses the low byte, and the 3/80
574 1.18 gwr * uses the high byte, while both ignore the other bytes.
575 1.18 gwr * Writing same value to all bytes works on both.
576 1.18 gwr */
577 1.18 gwr bt->bt_addr = 0x04040404; /* select read mask register */
578 1.18 gwr bt->bt_ctrl = ~0; /* all planes on */
579 1.18 gwr bt->bt_addr = 0x05050505; /* select blink mask register */
580 1.18 gwr bt->bt_ctrl = 0; /* all planes non-blinking */
581 1.18 gwr bt->bt_addr = 0x06060606; /* select command register */
582 1.39 tsutsui bt->bt_ctrl = 0x43434343; /* palette enabled, overlay planes enabled */
583 1.18 gwr bt->bt_addr = 0x07070707; /* select test register */
584 1.18 gwr bt->bt_ctrl = 0; /* not test mode */
585 1.11 gwr
586 1.11 gwr /* grab initial (current) color map */
587 1.11 gwr bt->bt_addr = 0;
588 1.18 gwr #ifdef _SUN3_
589 1.18 gwr /* Sun3/60 wants 32-bit access, packed. */
590 1.18 gwr for (i = 0; i < (256 * 3 / 4); i++)
591 1.18 gwr btcm->btcm_int[i] = bt->bt_cmap;
592 1.18 gwr #else /* SUN3 */
593 1.18 gwr /* Sun3/80 wants 8-bits in the high byte. */
594 1.18 gwr for (i = 0; i < (256 * 3); i++)
595 1.18 gwr btcm->btcm_char[i] = bt->bt_cmap >> 24;
596 1.18 gwr #endif /* SUN3 */
597 1.1 gwr
598 1.14 gwr /* Transpose into H/W cmap into S/W form. */
599 1.11 gwr for (i = 0; i < 256; i++) {
600 1.18 gwr cm->r[i] = btcm->btcm_rgb[i][0];
601 1.18 gwr cm->g[i] = btcm->btcm_rgb[i][1];
602 1.18 gwr cm->b[i] = btcm->btcm_rgb[i][2];
603 1.1 gwr }
604 1.1 gwr }
605 1.1 gwr
606 1.32 chs static void
607 1.32 chs cg4b_ldcmap(struct cg4_softc *sc)
608 1.1 gwr {
609 1.11 gwr volatile struct bt_regs *bt = sc->sc_va_cmap;
610 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
611 1.18 gwr union bt_cmap_u *btcm = sc->sc_btcm;
612 1.11 gwr int i;
613 1.1 gwr
614 1.14 gwr /* Transpose S/W cmap into H/W form. */
615 1.14 gwr for (i = 0; i < 256; i++) {
616 1.18 gwr btcm->btcm_rgb[i][0] = cm->r[i];
617 1.18 gwr btcm->btcm_rgb[i][1] = cm->g[i];
618 1.18 gwr btcm->btcm_rgb[i][2] = cm->b[i];
619 1.14 gwr }
620 1.14 gwr
621 1.11 gwr /*
622 1.11 gwr * Now blast them into the chip!
623 1.11 gwr * XXX Should use retrace interrupt!
624 1.11 gwr * Just set a "need load" bit and let the
625 1.11 gwr * retrace interrupt handler do the work.
626 1.11 gwr */
627 1.11 gwr bt->bt_addr = 0;
628 1.19 gwr
629 1.19 gwr #ifdef _SUN3_
630 1.19 gwr /* Sun3/60 wants 32-bit access, packed. */
631 1.14 gwr if (sc->sc_video_on) {
632 1.14 gwr /* Update H/W colormap. */
633 1.14 gwr for (i = 0; i < (256 * 3 / 4); i++)
634 1.18 gwr bt->bt_cmap = btcm->btcm_int[i];
635 1.19 gwr } else {
636 1.19 gwr /* Clear H/W colormap. */
637 1.19 gwr for (i = 0; i < (256 * 3 / 4); i++)
638 1.19 gwr bt->bt_cmap = 0;
639 1.19 gwr }
640 1.18 gwr #else /* SUN3 */
641 1.19 gwr /* Sun3/80 wants 8-bits in the high byte. */
642 1.19 gwr if (sc->sc_video_on) {
643 1.19 gwr /* Update H/W colormap. */
644 1.18 gwr for (i = 0; i < (256 * 3); i++)
645 1.18 gwr bt->bt_cmap = btcm->btcm_char[i] << 24;
646 1.14 gwr } else {
647 1.14 gwr /* Clear H/W colormap. */
648 1.18 gwr for (i = 0; i < (256 * 3); i++)
649 1.18 gwr bt->bt_cmap = 0;
650 1.19 gwr }
651 1.18 gwr #endif /* SUN3 */
652 1.1 gwr }
653