cg4.c revision 1.40 1 1.40 dholland /* $NetBSD: cg4.c,v 1.40 2014/03/16 05:20:26 dholland Exp $ */
2 1.1 gwr
3 1.1 gwr /*
4 1.1 gwr * Copyright (c) 1992, 1993
5 1.1 gwr * The Regents of the University of California. All rights reserved.
6 1.1 gwr *
7 1.1 gwr * This software was developed by the Computer Systems Engineering group
8 1.1 gwr * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
9 1.1 gwr * contributed to Berkeley.
10 1.1 gwr *
11 1.1 gwr * All advertising materials mentioning features or use of this software
12 1.1 gwr * must display the following acknowledgement:
13 1.1 gwr * This product includes software developed by the University of
14 1.1 gwr * California, Lawrence Berkeley Laboratory.
15 1.1 gwr *
16 1.1 gwr * Redistribution and use in source and binary forms, with or without
17 1.1 gwr * modification, are permitted provided that the following conditions
18 1.1 gwr * are met:
19 1.1 gwr * 1. Redistributions of source code must retain the above copyright
20 1.1 gwr * notice, this list of conditions and the following disclaimer.
21 1.1 gwr * 2. Redistributions in binary form must reproduce the above copyright
22 1.1 gwr * notice, this list of conditions and the following disclaimer in the
23 1.1 gwr * documentation and/or other materials provided with the distribution.
24 1.31 agc * 3. Neither the name of the University nor the names of its contributors
25 1.1 gwr * may be used to endorse or promote products derived from this software
26 1.1 gwr * without specific prior written permission.
27 1.1 gwr *
28 1.1 gwr * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
29 1.1 gwr * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
30 1.1 gwr * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
31 1.1 gwr * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
32 1.1 gwr * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
33 1.1 gwr * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
34 1.1 gwr * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
35 1.1 gwr * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
36 1.1 gwr * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
37 1.1 gwr * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
38 1.1 gwr * SUCH DAMAGE.
39 1.1 gwr *
40 1.1 gwr * from: @(#)cgthree.c 8.2 (Berkeley) 10/30/93
41 1.1 gwr */
42 1.1 gwr
43 1.1 gwr /*
44 1.1 gwr * color display (cg4) driver.
45 1.1 gwr *
46 1.11 gwr * Credits, history:
47 1.11 gwr * Gordon Ross created this driver based on the cg3 driver from
48 1.11 gwr * the sparc port as distributed in BSD 4.4 Lite, but included
49 1.11 gwr * support for only the "type B" adapter (Brooktree DACs).
50 1.11 gwr * Ezra Story added support for the "type A" (AMD DACs).
51 1.1 gwr *
52 1.11 gwr * Todo:
53 1.11 gwr * Make this driver handle video interrupts.
54 1.11 gwr * Defer colormap updates to vertical retrace interrupts.
55 1.1 gwr */
56 1.30 lukem
57 1.30 lukem #include <sys/cdefs.h>
58 1.40 dholland __KERNEL_RCSID(0, "$NetBSD: cg4.c,v 1.40 2014/03/16 05:20:26 dholland Exp $");
59 1.1 gwr
60 1.1 gwr #include <sys/param.h>
61 1.11 gwr #include <sys/systm.h>
62 1.12 gwr #include <sys/conf.h>
63 1.1 gwr #include <sys/device.h>
64 1.1 gwr #include <sys/ioctl.h>
65 1.1 gwr #include <sys/malloc.h>
66 1.1 gwr #include <sys/mman.h>
67 1.12 gwr #include <sys/proc.h>
68 1.1 gwr #include <sys/tty.h>
69 1.1 gwr
70 1.21 mrg #include <uvm/uvm_extern.h>
71 1.1 gwr
72 1.12 gwr #include <machine/autoconf.h>
73 1.2 gwr #include <machine/cpu.h>
74 1.23 thorpej #include <dev/sun/fbio.h>
75 1.12 gwr #include <machine/idprom.h>
76 1.1 gwr #include <machine/pmap.h>
77 1.1 gwr
78 1.15 gwr #include <sun3/dev/fbvar.h>
79 1.15 gwr #include <sun3/dev/btreg.h>
80 1.15 gwr #include <sun3/dev/cg4reg.h>
81 1.15 gwr #include <sun3/dev/p4reg.h>
82 1.15 gwr
83 1.39 tsutsui #include "ioconf.h"
84 1.39 tsutsui
85 1.18 gwr union bt_cmap_u {
86 1.39 tsutsui uint8_t btcm_char[256 * 3]; /* raw data */
87 1.39 tsutsui uint8_t btcm_rgb[256][3]; /* 256 R/G/B entries */
88 1.18 gwr u_int btcm_int[256 * 3 / 4]; /* the way the chip gets loaded */
89 1.18 gwr };
90 1.18 gwr
91 1.15 gwr #define CG4_TYPE_A 0 /* AMD DACs */
92 1.15 gwr #define CG4_TYPE_B 1 /* Brooktree DACs */
93 1.1 gwr
94 1.11 gwr #define CG4_MMAP_SIZE (CG4_OVERLAY_SIZE + CG4_ENABLE_SIZE + CG4_PIXMAP_SIZE)
95 1.11 gwr
96 1.11 gwr #define CMAP_SIZE 256
97 1.11 gwr struct soft_cmap {
98 1.39 tsutsui uint8_t r[CMAP_SIZE];
99 1.39 tsutsui uint8_t g[CMAP_SIZE];
100 1.39 tsutsui uint8_t b[CMAP_SIZE];
101 1.11 gwr };
102 1.11 gwr
103 1.1 gwr /* per-display variables */
104 1.1 gwr struct cg4_softc {
105 1.39 tsutsui device_t sc_dev; /* base device */
106 1.1 gwr struct fbdevice sc_fb; /* frame buffer device */
107 1.11 gwr int sc_cg4type; /* A or B */
108 1.11 gwr int sc_pa_overlay; /* phys. addr. of overlay plane */
109 1.11 gwr int sc_pa_enable; /* phys. addr. of enable plane */
110 1.11 gwr int sc_pa_pixmap; /* phys. addr. of color plane */
111 1.14 gwr int sc_video_on; /* zero if blanked */
112 1.14 gwr void *sc_va_cmap; /* Colormap h/w (mapped KVA) */
113 1.14 gwr void *sc_btcm; /* Soft cmap, Brooktree format */
114 1.32 chs void (*sc_ldcmap)(struct cg4_softc *);
115 1.14 gwr struct soft_cmap sc_cmap; /* Soft cmap, user format */
116 1.1 gwr };
117 1.1 gwr
118 1.1 gwr /* autoconfiguration driver */
119 1.39 tsutsui static int cg4match(device_t, cfdata_t, void *);
120 1.39 tsutsui static void cg4attach(device_t, device_t, void *);
121 1.1 gwr
122 1.39 tsutsui CFATTACH_DECL_NEW(cgfour, sizeof(struct cg4_softc),
123 1.28 thorpej cg4match, cg4attach, NULL, NULL);
124 1.7 thorpej
125 1.25 gehenna dev_type_open(cg4open);
126 1.25 gehenna dev_type_ioctl(cg4ioctl);
127 1.25 gehenna dev_type_mmap(cg4mmap);
128 1.25 gehenna
129 1.25 gehenna const struct cdevsw cgfour_cdevsw = {
130 1.40 dholland .d_open = cg4open,
131 1.40 dholland .d_close = nullclose,
132 1.40 dholland .d_read = noread,
133 1.40 dholland .d_write = nowrite,
134 1.40 dholland .d_ioctl = cg4ioctl,
135 1.40 dholland .d_stop = nostop,
136 1.40 dholland .d_tty = notty,
137 1.40 dholland .d_poll = nopoll,
138 1.40 dholland .d_mmap = cg4mmap,
139 1.40 dholland .d_kqfilter = nokqfilter,
140 1.40 dholland .d_flag = 0
141 1.25 gehenna };
142 1.25 gehenna
143 1.32 chs static int cg4gattr (struct fbdevice *, void *);
144 1.32 chs static int cg4gvideo (struct fbdevice *, void *);
145 1.32 chs static int cg4svideo (struct fbdevice *, void *);
146 1.32 chs static int cg4getcmap(struct fbdevice *, void *);
147 1.32 chs static int cg4putcmap(struct fbdevice *, void *);
148 1.1 gwr
149 1.18 gwr #ifdef _SUN3_
150 1.32 chs static void cg4a_init (struct cg4_softc *);
151 1.32 chs static void cg4a_ldcmap(struct cg4_softc *);
152 1.18 gwr #endif /* SUN3 */
153 1.11 gwr
154 1.32 chs static void cg4b_init (struct cg4_softc *);
155 1.32 chs static void cg4b_ldcmap(struct cg4_softc *);
156 1.11 gwr
157 1.11 gwr static struct fbdriver cg4_fbdriver = {
158 1.29 jdolecek cg4open, nullclose, cg4mmap, nokqfilter, cg4gattr,
159 1.1 gwr cg4gvideo, cg4svideo,
160 1.1 gwr cg4getcmap, cg4putcmap };
161 1.1 gwr
162 1.1 gwr /*
163 1.1 gwr * Match a cg4.
164 1.1 gwr */
165 1.32 chs static int
166 1.39 tsutsui cg4match(device_t parent, cfdata_t cf, void *args)
167 1.1 gwr {
168 1.1 gwr struct confargs *ca = args;
169 1.17 gwr int mid, p4id, peekval, tmp;
170 1.15 gwr void *p4reg;
171 1.15 gwr
172 1.15 gwr /* No default address support. */
173 1.15 gwr if (ca->ca_paddr == -1)
174 1.39 tsutsui return 0;
175 1.15 gwr
176 1.15 gwr /*
177 1.15 gwr * Slight hack here: The low four bits of the
178 1.15 gwr * config flags, if set, restrict the match to
179 1.15 gwr * that machine "implementation" only.
180 1.15 gwr */
181 1.15 gwr mid = cf->cf_flags & IDM_IMPL_MASK;
182 1.15 gwr if (mid && (mid != (cpu_machine_id & IDM_IMPL_MASK)))
183 1.39 tsutsui return 0;
184 1.2 gwr
185 1.15 gwr /*
186 1.15 gwr * The config flag 0x10 if set means we are
187 1.17 gwr * looking for a Type A board (3/110).
188 1.15 gwr */
189 1.17 gwr if (cf->cf_flags & 0x10) {
190 1.15 gwr #ifdef _SUN3_
191 1.17 gwr /* Type A: Check for AMD RAMDACs in control space. */
192 1.11 gwr if (bus_peek(BUS_OBIO, CG4A_OBIO_CMAP, 1) == -1)
193 1.39 tsutsui return 0;
194 1.17 gwr /* Check for the overlay plane. */
195 1.17 gwr tmp = ca->ca_paddr + CG4A_OFF_OVERLAY;
196 1.17 gwr if (bus_peek(ca->ca_bustype, tmp, 1) == -1)
197 1.39 tsutsui return 0;
198 1.17 gwr /* OK, it looks like a Type A. */
199 1.39 tsutsui return 1;
200 1.17 gwr #else /* SUN3 */
201 1.17 gwr /* Only the Sun3/110 ever has a type A. */
202 1.39 tsutsui return 0;
203 1.17 gwr #endif /* SUN3 */
204 1.15 gwr }
205 1.11 gwr
206 1.15 gwr /*
207 1.17 gwr * From here on, it is a type B or nothing.
208 1.17 gwr * The config flag 0x20 if set means there
209 1.17 gwr * is no P4 register. (bus error)
210 1.15 gwr */
211 1.17 gwr if ((cf->cf_flags & 0x20) == 0) {
212 1.17 gwr p4reg = bus_tmapin(ca->ca_bustype, ca->ca_paddr);
213 1.17 gwr peekval = peek_long(p4reg);
214 1.17 gwr p4id = (peekval == -1) ?
215 1.17 gwr P4_NOTFOUND : fb_pfour_id(p4reg);
216 1.17 gwr bus_tmapout(p4reg);
217 1.17 gwr if (peekval == -1)
218 1.17 gwr return (0);
219 1.17 gwr if (p4id != P4_ID_COLOR8P1) {
220 1.15 gwr #ifdef DEBUG
221 1.39 tsutsui aprint_debug("cgfour at 0x%lx match p4id=0x%x fails\n",
222 1.39 tsutsui ca->ca_paddr, p4id & 0xFF);
223 1.15 gwr #endif
224 1.39 tsutsui return 0;
225 1.17 gwr }
226 1.2 gwr }
227 1.1 gwr
228 1.17 gwr /*
229 1.17 gwr * Check for CMAP hardware and overlay plane.
230 1.17 gwr */
231 1.17 gwr tmp = ca->ca_paddr + CG4B_OFF_CMAP;
232 1.17 gwr if (bus_peek(ca->ca_bustype, tmp, 4) == -1)
233 1.39 tsutsui return 0;
234 1.17 gwr tmp = ca->ca_paddr + CG4B_OFF_OVERLAY;
235 1.17 gwr if (bus_peek(ca->ca_bustype, tmp, 1) == -1)
236 1.39 tsutsui return 0;
237 1.17 gwr
238 1.39 tsutsui return 1;
239 1.1 gwr }
240 1.1 gwr
241 1.1 gwr /*
242 1.1 gwr * Attach a display. We need to notice if it is the console, too.
243 1.1 gwr */
244 1.32 chs static void
245 1.39 tsutsui cg4attach(device_t parent, device_t self, void *args)
246 1.1 gwr {
247 1.38 tsutsui struct cg4_softc *sc = device_private(self);
248 1.1 gwr struct fbdevice *fb = &sc->sc_fb;
249 1.1 gwr struct confargs *ca = args;
250 1.1 gwr struct fbtype *fbt;
251 1.17 gwr int tmp;
252 1.1 gwr
253 1.39 tsutsui sc->sc_dev = self;
254 1.39 tsutsui
255 1.1 gwr fbt = &fb->fb_fbtype;
256 1.1 gwr fbt->fb_type = FBTYPE_SUN4COLOR;
257 1.15 gwr fbt->fb_width = 1152; /* default - see below */
258 1.15 gwr fbt->fb_height = 900; /* default - see below */
259 1.1 gwr fbt->fb_depth = 8;
260 1.1 gwr fbt->fb_cmsize = 256;
261 1.15 gwr fbt->fb_size = CG4_MMAP_SIZE;
262 1.15 gwr fb->fb_driver = &cg4_fbdriver;
263 1.15 gwr fb->fb_private = sc;
264 1.39 tsutsui fb->fb_name = device_xname(self);
265 1.39 tsutsui fb->fb_flags = device_cfdata(self)->cf_flags;
266 1.1 gwr
267 1.15 gwr /*
268 1.15 gwr * The config flag 0x10 if set means we are
269 1.15 gwr * attaching a Type A (3/110) which has the
270 1.15 gwr * AMD RAMDACs in control space, and no P4.
271 1.15 gwr */
272 1.15 gwr if (fb->fb_flags & 0x10) {
273 1.15 gwr #ifdef _SUN3_
274 1.15 gwr sc->sc_cg4type = CG4_TYPE_A;
275 1.15 gwr sc->sc_ldcmap = cg4a_ldcmap;
276 1.11 gwr sc->sc_pa_overlay = ca->ca_paddr + CG4A_OFF_OVERLAY;
277 1.11 gwr sc->sc_pa_enable = ca->ca_paddr + CG4A_OFF_ENABLE;
278 1.11 gwr sc->sc_pa_pixmap = ca->ca_paddr + CG4A_OFF_PIXMAP;
279 1.16 gwr sc->sc_va_cmap = bus_mapin(BUS_OBIO, CG4A_OBIO_CMAP,
280 1.16 gwr sizeof(struct amd_regs));
281 1.11 gwr cg4a_init(sc);
282 1.15 gwr #else /* SUN3 */
283 1.15 gwr panic("cgfour flags 0x10");
284 1.15 gwr #endif /* SUN3 */
285 1.15 gwr } else {
286 1.15 gwr sc->sc_cg4type = CG4_TYPE_B;
287 1.15 gwr sc->sc_ldcmap = cg4b_ldcmap;
288 1.11 gwr sc->sc_pa_overlay = ca->ca_paddr + CG4B_OFF_OVERLAY;
289 1.11 gwr sc->sc_pa_enable = ca->ca_paddr + CG4B_OFF_ENABLE;
290 1.11 gwr sc->sc_pa_pixmap = ca->ca_paddr + CG4B_OFF_PIXMAP;
291 1.17 gwr tmp = ca->ca_paddr + CG4B_OFF_CMAP;
292 1.16 gwr sc->sc_va_cmap = bus_mapin(ca->ca_bustype, tmp,
293 1.16 gwr sizeof(struct bt_regs));
294 1.11 gwr cg4b_init(sc);
295 1.17 gwr }
296 1.15 gwr
297 1.17 gwr if ((fb->fb_flags & 0x20) == 0) {
298 1.17 gwr /* It is supposed to have a P4 register. */
299 1.17 gwr fb->fb_pfour = bus_mapin(ca->ca_bustype, ca->ca_paddr, 4);
300 1.11 gwr }
301 1.1 gwr
302 1.15 gwr /*
303 1.15 gwr * Determine width and height as follows:
304 1.15 gwr * If it has a P4 register, use that;
305 1.15 gwr * else if unit==0, use the EEPROM size,
306 1.15 gwr * else make our best guess.
307 1.15 gwr */
308 1.15 gwr if (fb->fb_pfour)
309 1.15 gwr fb_pfour_setsize(fb);
310 1.34 thorpej /* XXX device_unit() abuse */
311 1.39 tsutsui else if (device_unit(self) == 0)
312 1.15 gwr fb_eeprom_setsize(fb);
313 1.15 gwr else {
314 1.15 gwr /* Guess based on machine ID. */
315 1.15 gwr switch (cpu_machine_id) {
316 1.15 gwr default:
317 1.15 gwr /* Leave the defaults set above. */
318 1.15 gwr break;
319 1.15 gwr }
320 1.15 gwr }
321 1.39 tsutsui aprint_normal(" (%dx%d)\n", fbt->fb_width, fbt->fb_height);
322 1.15 gwr
323 1.15 gwr /*
324 1.15 gwr * Make sure video is on. This driver uses a
325 1.15 gwr * black colormap to blank the screen, so if
326 1.15 gwr * there is any global enable, set it here.
327 1.15 gwr */
328 1.15 gwr tmp = 1;
329 1.15 gwr cg4svideo(fb, &tmp);
330 1.15 gwr if (fb->fb_pfour)
331 1.15 gwr fb_pfour_set_video(fb, 1);
332 1.15 gwr else
333 1.15 gwr enable_video(1);
334 1.15 gwr
335 1.15 gwr /* Let /dev/fb know we are here. */
336 1.2 gwr fb_attach(fb, 4);
337 1.1 gwr }
338 1.1 gwr
339 1.32 chs int
340 1.33 christos cg4open(dev_t dev, int flags, int mode, struct lwp *l)
341 1.1 gwr {
342 1.38 tsutsui struct cg4_softc *sc;
343 1.1 gwr int unit = minor(dev);
344 1.1 gwr
345 1.38 tsutsui sc = device_lookup_private(&cgfour_cd, unit);
346 1.38 tsutsui if (sc == NULL)
347 1.39 tsutsui return ENXIO;
348 1.39 tsutsui return 0;
349 1.1 gwr }
350 1.1 gwr
351 1.32 chs int
352 1.36 christos cg4ioctl(dev_t dev, u_long cmd, void *data, int flags, struct lwp *l)
353 1.1 gwr {
354 1.38 tsutsui struct cg4_softc *sc = device_lookup_private(&cgfour_cd, minor(dev));
355 1.1 gwr
356 1.39 tsutsui return fbioctlfb(&sc->sc_fb, cmd, data);
357 1.1 gwr }
358 1.1 gwr
359 1.1 gwr /*
360 1.1 gwr * Return the address that would map the given device at the given
361 1.1 gwr * offset, allowing for the given protection, or return -1 for error.
362 1.1 gwr *
363 1.1 gwr * X11 expects its mmap'd region to look like this:
364 1.11 gwr * 128k overlay data memory
365 1.11 gwr * 128k overlay enable bitmap
366 1.1 gwr * 1024k color memory
367 1.15 gwr *
368 1.15 gwr * The hardware looks completely different.
369 1.1 gwr */
370 1.32 chs paddr_t
371 1.32 chs cg4mmap(dev_t dev, off_t off, int prot)
372 1.1 gwr {
373 1.38 tsutsui struct cg4_softc *sc = device_lookup_private(&cgfour_cd, minor(dev));
374 1.22 tsutsui int physbase;
375 1.1 gwr
376 1.1 gwr if (off & PGOFSET)
377 1.39 tsutsui panic("%s: bad offset", __func__);
378 1.1 gwr
379 1.14 gwr if ((off < 0) || (off >= CG4_MMAP_SIZE))
380 1.39 tsutsui return -1;
381 1.2 gwr
382 1.2 gwr if (off < 0x40000) {
383 1.2 gwr if (off < 0x20000) {
384 1.11 gwr physbase = sc->sc_pa_overlay;
385 1.2 gwr } else {
386 1.2 gwr /* enable plane */
387 1.2 gwr off -= 0x20000;
388 1.11 gwr physbase = sc->sc_pa_enable;
389 1.2 gwr }
390 1.2 gwr } else {
391 1.2 gwr /* pixel map */
392 1.2 gwr off -= 0x40000;
393 1.11 gwr physbase = sc->sc_pa_pixmap;
394 1.1 gwr }
395 1.1 gwr
396 1.1 gwr /*
397 1.1 gwr * I turned on PMAP_NC here to disable the cache as I was
398 1.15 gwr * getting horribly broken behaviour without it.
399 1.1 gwr */
400 1.39 tsutsui return (physbase + off) | PMAP_NC;
401 1.1 gwr }
402 1.1 gwr
403 1.1 gwr /*
404 1.1 gwr * Internal ioctl functions.
405 1.1 gwr */
406 1.1 gwr
407 1.1 gwr /* FBIOGATTR: */
408 1.32 chs static int
409 1.32 chs cg4gattr(struct fbdevice *fb, void *data)
410 1.1 gwr {
411 1.12 gwr struct fbgattr *fba = data;
412 1.1 gwr
413 1.1 gwr fba->real_type = fb->fb_fbtype.fb_type;
414 1.1 gwr fba->owner = 0; /* XXX - TIOCCONS stuff? */
415 1.1 gwr fba->fbtype = fb->fb_fbtype;
416 1.1 gwr fba->sattr.flags = 0;
417 1.1 gwr fba->sattr.emu_type = fb->fb_fbtype.fb_type;
418 1.1 gwr fba->sattr.dev_specific[0] = -1;
419 1.1 gwr fba->emu_types[0] = fb->fb_fbtype.fb_type;
420 1.1 gwr fba->emu_types[1] = -1;
421 1.39 tsutsui return 0;
422 1.1 gwr }
423 1.1 gwr
424 1.1 gwr /* FBIOGVIDEO: */
425 1.32 chs static int
426 1.32 chs cg4gvideo(struct fbdevice *fb, void *data)
427 1.1 gwr {
428 1.14 gwr struct cg4_softc *sc = fb->fb_private;
429 1.12 gwr int *on = data;
430 1.1 gwr
431 1.14 gwr *on = sc->sc_video_on;
432 1.39 tsutsui return 0;
433 1.1 gwr }
434 1.1 gwr
435 1.1 gwr /* FBIOSVIDEO: */
436 1.32 chs static int
437 1.32 chs cg4svideo(struct fbdevice *fb, void *data)
438 1.1 gwr {
439 1.14 gwr struct cg4_softc *sc = fb->fb_private;
440 1.12 gwr int *on = data;
441 1.11 gwr
442 1.14 gwr if (sc->sc_video_on == *on)
443 1.39 tsutsui return 0;
444 1.14 gwr sc->sc_video_on = *on;
445 1.14 gwr
446 1.15 gwr (*sc->sc_ldcmap)(sc);
447 1.39 tsutsui return 0;
448 1.11 gwr }
449 1.11 gwr
450 1.11 gwr /*
451 1.11 gwr * FBIOGETCMAP:
452 1.11 gwr * Copy current colormap out to user space.
453 1.11 gwr */
454 1.32 chs static int
455 1.32 chs cg4getcmap(struct fbdevice *fb, void *data)
456 1.11 gwr {
457 1.11 gwr struct cg4_softc *sc = fb->fb_private;
458 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
459 1.14 gwr struct fbcmap *fbcm = data;
460 1.24 itojun u_int start, count;
461 1.24 itojun int error;
462 1.11 gwr
463 1.11 gwr start = fbcm->index;
464 1.11 gwr count = fbcm->count;
465 1.24 itojun if (start >= CMAP_SIZE || count > CMAP_SIZE - start)
466 1.39 tsutsui return EINVAL;
467 1.11 gwr
468 1.11 gwr if ((error = copyout(&cm->r[start], fbcm->red, count)) != 0)
469 1.39 tsutsui return error;
470 1.11 gwr
471 1.11 gwr if ((error = copyout(&cm->g[start], fbcm->green, count)) != 0)
472 1.39 tsutsui return error;
473 1.11 gwr
474 1.11 gwr if ((error = copyout(&cm->b[start], fbcm->blue, count)) != 0)
475 1.39 tsutsui return error;
476 1.11 gwr
477 1.39 tsutsui return 0;
478 1.11 gwr }
479 1.11 gwr
480 1.11 gwr /*
481 1.11 gwr * FBIOPUTCMAP:
482 1.11 gwr * Copy new colormap from user space and load.
483 1.11 gwr */
484 1.32 chs static int
485 1.32 chs cg4putcmap(struct fbdevice *fb, void *data)
486 1.11 gwr {
487 1.11 gwr struct cg4_softc *sc = fb->fb_private;
488 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
489 1.14 gwr struct fbcmap *fbcm = data;
490 1.24 itojun u_int start, count;
491 1.24 itojun int error;
492 1.11 gwr
493 1.11 gwr start = fbcm->index;
494 1.11 gwr count = fbcm->count;
495 1.24 itojun if (start >= CMAP_SIZE || count > CMAP_SIZE - start)
496 1.39 tsutsui return EINVAL;
497 1.11 gwr
498 1.11 gwr if ((error = copyin(fbcm->red, &cm->r[start], count)) != 0)
499 1.39 tsutsui return error;
500 1.11 gwr
501 1.11 gwr if ((error = copyin(fbcm->green, &cm->g[start], count)) != 0)
502 1.39 tsutsui return error;
503 1.11 gwr
504 1.11 gwr if ((error = copyin(fbcm->blue, &cm->b[start], count)) != 0)
505 1.39 tsutsui return error;
506 1.11 gwr
507 1.15 gwr (*sc->sc_ldcmap)(sc);
508 1.39 tsutsui return 0;
509 1.11 gwr }
510 1.11 gwr
511 1.11 gwr /****************************************************************
512 1.11 gwr * Routines for the "Type A" hardware
513 1.11 gwr ****************************************************************/
514 1.15 gwr #ifdef _SUN3_
515 1.11 gwr
516 1.32 chs static void
517 1.32 chs cg4a_init(struct cg4_softc *sc)
518 1.11 gwr {
519 1.11 gwr volatile struct amd_regs *ar = sc->sc_va_cmap;
520 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
521 1.11 gwr int i;
522 1.11 gwr
523 1.14 gwr /* Grab initial (current) color map. */
524 1.11 gwr for(i = 0; i < 256; i++) {
525 1.11 gwr cm->r[i] = ar->r[i];
526 1.11 gwr cm->g[i] = ar->g[i];
527 1.11 gwr cm->b[i] = ar->b[i];
528 1.11 gwr }
529 1.11 gwr }
530 1.11 gwr
531 1.32 chs static void
532 1.32 chs cg4a_ldcmap(struct cg4_softc *sc)
533 1.11 gwr {
534 1.11 gwr volatile struct amd_regs *ar = sc->sc_va_cmap;
535 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
536 1.11 gwr int i;
537 1.11 gwr
538 1.11 gwr /*
539 1.11 gwr * Now blast them into the chip!
540 1.11 gwr * XXX Should use retrace interrupt!
541 1.11 gwr * Just set a "need load" bit and let the
542 1.11 gwr * retrace interrupt handler do the work.
543 1.11 gwr */
544 1.14 gwr if (sc->sc_video_on) {
545 1.14 gwr /* Update H/W colormap. */
546 1.14 gwr for (i = 0; i < 256; i++) {
547 1.14 gwr ar->r[i] = cm->r[i];
548 1.14 gwr ar->g[i] = cm->g[i];
549 1.14 gwr ar->b[i] = cm->b[i];
550 1.14 gwr }
551 1.14 gwr } else {
552 1.14 gwr /* Clear H/W colormap. */
553 1.11 gwr for (i = 0; i < 256; i++) {
554 1.11 gwr ar->r[i] = 0;
555 1.11 gwr ar->g[i] = 0;
556 1.11 gwr ar->b[i] = 0;
557 1.11 gwr }
558 1.1 gwr }
559 1.11 gwr }
560 1.15 gwr #endif /* SUN3 */
561 1.11 gwr
562 1.11 gwr /****************************************************************
563 1.11 gwr * Routines for the "Type B" hardware
564 1.11 gwr ****************************************************************/
565 1.1 gwr
566 1.32 chs static void
567 1.32 chs cg4b_init(struct cg4_softc *sc)
568 1.11 gwr {
569 1.11 gwr volatile struct bt_regs *bt = sc->sc_va_cmap;
570 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
571 1.18 gwr union bt_cmap_u *btcm;
572 1.11 gwr int i;
573 1.11 gwr
574 1.14 gwr /* Need a buffer for colormap format translation. */
575 1.15 gwr btcm = malloc(sizeof(*btcm), M_DEVBUF, M_WAITOK);
576 1.14 gwr sc->sc_btcm = btcm;
577 1.14 gwr
578 1.11 gwr /*
579 1.11 gwr * BT458 chip initialization as described in Brooktree's
580 1.11 gwr * 1993 Graphics and Imaging Product Databook (DB004-1/93).
581 1.18 gwr *
582 1.18 gwr * It appears that the 3/60 uses the low byte, and the 3/80
583 1.18 gwr * uses the high byte, while both ignore the other bytes.
584 1.18 gwr * Writing same value to all bytes works on both.
585 1.18 gwr */
586 1.18 gwr bt->bt_addr = 0x04040404; /* select read mask register */
587 1.18 gwr bt->bt_ctrl = ~0; /* all planes on */
588 1.18 gwr bt->bt_addr = 0x05050505; /* select blink mask register */
589 1.18 gwr bt->bt_ctrl = 0; /* all planes non-blinking */
590 1.18 gwr bt->bt_addr = 0x06060606; /* select command register */
591 1.39 tsutsui bt->bt_ctrl = 0x43434343; /* palette enabled, overlay planes enabled */
592 1.18 gwr bt->bt_addr = 0x07070707; /* select test register */
593 1.18 gwr bt->bt_ctrl = 0; /* not test mode */
594 1.11 gwr
595 1.11 gwr /* grab initial (current) color map */
596 1.11 gwr bt->bt_addr = 0;
597 1.18 gwr #ifdef _SUN3_
598 1.18 gwr /* Sun3/60 wants 32-bit access, packed. */
599 1.18 gwr for (i = 0; i < (256 * 3 / 4); i++)
600 1.18 gwr btcm->btcm_int[i] = bt->bt_cmap;
601 1.18 gwr #else /* SUN3 */
602 1.18 gwr /* Sun3/80 wants 8-bits in the high byte. */
603 1.18 gwr for (i = 0; i < (256 * 3); i++)
604 1.18 gwr btcm->btcm_char[i] = bt->bt_cmap >> 24;
605 1.18 gwr #endif /* SUN3 */
606 1.1 gwr
607 1.14 gwr /* Transpose into H/W cmap into S/W form. */
608 1.11 gwr for (i = 0; i < 256; i++) {
609 1.18 gwr cm->r[i] = btcm->btcm_rgb[i][0];
610 1.18 gwr cm->g[i] = btcm->btcm_rgb[i][1];
611 1.18 gwr cm->b[i] = btcm->btcm_rgb[i][2];
612 1.1 gwr }
613 1.1 gwr }
614 1.1 gwr
615 1.32 chs static void
616 1.32 chs cg4b_ldcmap(struct cg4_softc *sc)
617 1.1 gwr {
618 1.11 gwr volatile struct bt_regs *bt = sc->sc_va_cmap;
619 1.11 gwr struct soft_cmap *cm = &sc->sc_cmap;
620 1.18 gwr union bt_cmap_u *btcm = sc->sc_btcm;
621 1.11 gwr int i;
622 1.1 gwr
623 1.14 gwr /* Transpose S/W cmap into H/W form. */
624 1.14 gwr for (i = 0; i < 256; i++) {
625 1.18 gwr btcm->btcm_rgb[i][0] = cm->r[i];
626 1.18 gwr btcm->btcm_rgb[i][1] = cm->g[i];
627 1.18 gwr btcm->btcm_rgb[i][2] = cm->b[i];
628 1.14 gwr }
629 1.14 gwr
630 1.11 gwr /*
631 1.11 gwr * Now blast them into the chip!
632 1.11 gwr * XXX Should use retrace interrupt!
633 1.11 gwr * Just set a "need load" bit and let the
634 1.11 gwr * retrace interrupt handler do the work.
635 1.11 gwr */
636 1.11 gwr bt->bt_addr = 0;
637 1.19 gwr
638 1.19 gwr #ifdef _SUN3_
639 1.19 gwr /* Sun3/60 wants 32-bit access, packed. */
640 1.14 gwr if (sc->sc_video_on) {
641 1.14 gwr /* Update H/W colormap. */
642 1.14 gwr for (i = 0; i < (256 * 3 / 4); i++)
643 1.18 gwr bt->bt_cmap = btcm->btcm_int[i];
644 1.19 gwr } else {
645 1.19 gwr /* Clear H/W colormap. */
646 1.19 gwr for (i = 0; i < (256 * 3 / 4); i++)
647 1.19 gwr bt->bt_cmap = 0;
648 1.19 gwr }
649 1.18 gwr #else /* SUN3 */
650 1.19 gwr /* Sun3/80 wants 8-bits in the high byte. */
651 1.19 gwr if (sc->sc_video_on) {
652 1.19 gwr /* Update H/W colormap. */
653 1.18 gwr for (i = 0; i < (256 * 3); i++)
654 1.18 gwr bt->bt_cmap = btcm->btcm_char[i] << 24;
655 1.14 gwr } else {
656 1.14 gwr /* Clear H/W colormap. */
657 1.18 gwr for (i = 0; i < (256 * 3); i++)
658 1.18 gwr bt->bt_cmap = 0;
659 1.19 gwr }
660 1.18 gwr #endif /* SUN3 */
661 1.1 gwr }
662