Home | History | Annotate | Line # | Download | only in dev
dma.c revision 1.10.26.1
      1  1.10.26.1  nathanw /*	$NetBSD: dma.c,v 1.10.26.1 2002/10/18 02:40:19 nathanw Exp $ */
      2        1.1   jeremy 
      3        1.1   jeremy /*
      4        1.1   jeremy  * Copyright (c) 1994 Paul Kranenburg.  All rights reserved.
      5        1.1   jeremy  * Copyright (c) 1994 Peter Galbavy.  All rights reserved.
      6        1.1   jeremy  *
      7        1.1   jeremy  * Redistribution and use in source and binary forms, with or without
      8        1.1   jeremy  * modification, are permitted provided that the following conditions
      9        1.1   jeremy  * are met:
     10        1.1   jeremy  * 1. Redistributions of source code must retain the above copyright
     11        1.1   jeremy  *    notice, this list of conditions and the following disclaimer.
     12        1.1   jeremy  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1   jeremy  *    notice, this list of conditions and the following disclaimer in the
     14        1.1   jeremy  *    documentation and/or other materials provided with the distribution.
     15        1.1   jeremy  * 3. All advertising materials mentioning features or use of this software
     16        1.1   jeremy  *    must display the following acknowledgement:
     17        1.1   jeremy  *	This product includes software developed by Peter Galbavy.
     18        1.1   jeremy  * 4. The name of the author may not be used to endorse or promote products
     19        1.1   jeremy  *    derived from this software without specific prior written permission.
     20        1.1   jeremy  *
     21        1.1   jeremy  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22        1.1   jeremy  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23        1.1   jeremy  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24        1.1   jeremy  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25        1.1   jeremy  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26        1.1   jeremy  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27        1.1   jeremy  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28        1.1   jeremy  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29        1.1   jeremy  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30        1.1   jeremy  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31        1.1   jeremy  */
     32        1.1   jeremy 
     33        1.1   jeremy #include <sys/types.h>
     34        1.1   jeremy #include <sys/param.h>
     35        1.1   jeremy #include <sys/systm.h>
     36        1.1   jeremy #include <sys/kernel.h>
     37        1.1   jeremy #include <sys/errno.h>
     38        1.1   jeremy #include <sys/device.h>
     39        1.1   jeremy #include <sys/malloc.h>
     40        1.1   jeremy 
     41        1.1   jeremy #include <machine/autoconf.h>
     42        1.1   jeremy #include <machine/dvma.h>
     43        1.1   jeremy 
     44        1.6   bouyer #include <dev/scsipi/scsi_all.h>
     45        1.6   bouyer #include <dev/scsipi/scsipi_all.h>
     46        1.6   bouyer #include <dev/scsipi/scsiconf.h>
     47        1.1   jeremy 
     48        1.4      gwr #include <dev/ic/ncr53c9xreg.h>
     49        1.4      gwr #include <dev/ic/ncr53c9xvar.h>
     50        1.4      gwr 
     51        1.8      gwr #include <sun3/dev/dmareg.h>
     52        1.8      gwr #include <sun3/dev/dmavar.h>
     53        1.1   jeremy 
     54       1.10      gwr #define MAX_DMA_SZ	0x01000000	/* 16MB */
     55       1.10      gwr 
     56       1.10      gwr static int	dmamatch  __P((struct device *, struct cfdata *, void *));
     57       1.10      gwr static void	dmaattach __P((struct device *, struct device *, void *));
     58       1.10      gwr 
     59  1.10.26.1  nathanw CFATTACH_DECL(dma, sizeof(struct dma_softc),
     60  1.10.26.1  nathanw     dmamatch, dmaattach, NULL, NULL);
     61       1.10      gwr 
     62       1.10      gwr extern struct cfdriver dma_cd;
     63       1.10      gwr 
     64       1.10      gwr static int
     65       1.10      gwr dmamatch(parent, cf, aux)
     66       1.10      gwr 	struct device *parent;
     67       1.10      gwr 	struct cfdata *cf;
     68        1.1   jeremy 	void *aux;
     69        1.1   jeremy {
     70       1.10      gwr 	struct confargs *ca = aux;
     71        1.1   jeremy 
     72        1.1   jeremy 	/*
     73       1.10      gwr 	 * Check for the DMA registers.
     74        1.1   jeremy 	 */
     75       1.10      gwr 	if (bus_peek(ca->ca_bustype, ca->ca_paddr, 4) == -1)
     76       1.10      gwr 		return (0);
     77       1.10      gwr 
     78       1.10      gwr 	/* If default ipl, fill it in. */
     79       1.10      gwr 	if (ca->ca_intpri == -1)
     80       1.10      gwr 		ca->ca_intpri = 2;
     81        1.1   jeremy 
     82       1.10      gwr 	return (1);
     83       1.10      gwr }
     84        1.1   jeremy 
     85       1.10      gwr static void
     86       1.10      gwr dmaattach(parent, self, aux)
     87       1.10      gwr 	struct device *parent, *self;
     88       1.10      gwr 	void *aux;
     89       1.10      gwr {
     90       1.10      gwr 	struct confargs *ca = aux;
     91       1.10      gwr 	struct dma_softc *sc = (void *)self;
     92       1.10      gwr 	int id;
     93        1.4      gwr 
     94        1.4      gwr #if 0
     95        1.4      gwr 	/* indirect functions */
     96        1.4      gwr 	sc->intr = espdmaintr;
     97       1.10      gwr 	sc->setup = dma_setup;
     98        1.4      gwr 	sc->reset = dma_reset;
     99        1.4      gwr #endif
    100        1.4      gwr 
    101       1.10      gwr 	/*
    102       1.10      gwr 	 * Map in the registers.
    103       1.10      gwr 	 */
    104       1.10      gwr 	sc->sc_regs = bus_mapin(ca->ca_bustype, ca->ca_paddr,
    105       1.10      gwr 					  sizeof(struct dma_regs));
    106       1.10      gwr 	sc->sc_rev = DMACSR(sc) & D_DEV_ID;
    107       1.10      gwr 	id = (sc->sc_rev >> 28) & 0xf;
    108       1.10      gwr 	printf(": rev %d\n", id);
    109        1.4      gwr 
    110       1.10      gwr 	/*
    111       1.10      gwr 	 * Make sure the DMA chip is supported revision.
    112       1.10      gwr 	 * The Sun3/80 used only the old rev zero chip,
    113       1.10      gwr 	 * so the initialization has been simplified.
    114       1.10      gwr 	 */
    115        1.1   jeremy 	switch (sc->sc_rev) {
    116        1.1   jeremy 	case DMAREV_0:
    117        1.1   jeremy 	case DMAREV_1:
    118        1.1   jeremy 		break;
    119        1.1   jeremy 	default:
    120       1.10      gwr 		panic("unsupported dma rev");
    121        1.1   jeremy 	}
    122        1.4      gwr }
    123        1.1   jeremy 
    124       1.10      gwr /*
    125       1.10      gwr  * This is called by espattach to get our softc.
    126       1.10      gwr  */
    127       1.10      gwr struct dma_softc *
    128       1.10      gwr espdmafind(int unit)
    129       1.10      gwr {
    130       1.10      gwr 	if (unit < 0 || unit >= dma_cd.cd_ndevs ||
    131       1.10      gwr 		dma_cd.cd_devs[unit] == NULL)
    132       1.10      gwr 		panic("no dma");
    133       1.10      gwr 	return (dma_cd.cd_devs[unit]);
    134       1.10      gwr }
    135        1.1   jeremy 
    136        1.1   jeremy #define DMAWAIT(SC, COND, MSG, DONTPANIC) do if (COND) {		\
    137       1.10      gwr 	int count = 100000;						\
    138       1.10      gwr 	while ((COND) && --count > 0) DELAY(5);				\
    139        1.1   jeremy 	if (count == 0) {						\
    140       1.10      gwr 		printf("%s: line %d: CSR = 0x%x\n",			\
    141       1.10      gwr 			__FILE__, __LINE__, DMACSR(SC));		\
    142        1.1   jeremy 		if (DONTPANIC)						\
    143        1.1   jeremy 			printf(MSG);					\
    144        1.1   jeremy 		else							\
    145        1.1   jeremy 			panic(MSG);					\
    146        1.1   jeremy 	}								\
    147        1.1   jeremy } while (0)
    148        1.1   jeremy 
    149        1.1   jeremy #define DMA_DRAIN(sc, dontpanic) do {					\
    150        1.1   jeremy 	/*								\
    151        1.1   jeremy 	 * DMA rev0 & rev1: we are not allowed to touch the DMA "flush"	\
    152        1.1   jeremy 	 *     and "drain" bits while it is still thinking about a	\
    153        1.1   jeremy 	 *     request.							\
    154        1.1   jeremy 	 * other revs: D_R_PEND bit reads as 0				\
    155        1.1   jeremy 	 */								\
    156       1.10      gwr 	DMAWAIT(sc, DMACSR(sc) & D_R_PEND, "R_PEND", dontpanic);	\
    157        1.1   jeremy 	/*								\
    158       1.10      gwr 	 * Select drain bit (always rev 0,1)				\
    159        1.1   jeremy 	 * also clears errors and D_TC flag				\
    160        1.1   jeremy 	 */								\
    161       1.10      gwr 	DMACSR(sc) |= D_DRAIN;						\
    162        1.1   jeremy 	/*								\
    163        1.1   jeremy 	 * Wait for draining to finish					\
    164        1.1   jeremy 	 */								\
    165       1.10      gwr 	DMAWAIT(sc, DMACSR(sc) & D_PACKCNT, "DRAINING", dontpanic);	\
    166       1.10      gwr } while(0)
    167       1.10      gwr 
    168       1.10      gwr #define DMA_FLUSH(sc, dontpanic) do {					\
    169       1.10      gwr 	/*								\
    170       1.10      gwr 	 * DMA rev0 & rev1: we are not allowed to touch the DMA "flush"	\
    171       1.10      gwr 	 *     and "drain" bits while it is still thinking about a	\
    172       1.10      gwr 	 *     request.							\
    173       1.10      gwr 	 * other revs: D_R_PEND bit reads as 0				\
    174       1.10      gwr 	 */								\
    175       1.10      gwr 	DMAWAIT(sc, DMACSR(sc) & D_R_PEND, "R_PEND", dontpanic);	\
    176       1.10      gwr 	DMACSR(sc) &= ~(D_WRITE|D_EN_DMA);				\
    177       1.10      gwr 	DMACSR(sc) |= D_FLUSH;						\
    178        1.1   jeremy } while(0)
    179        1.1   jeremy 
    180        1.1   jeremy void
    181        1.1   jeremy dma_reset(sc)
    182        1.1   jeremy 	struct dma_softc *sc;
    183        1.1   jeremy {
    184       1.10      gwr 
    185       1.10      gwr 	DMA_FLUSH(sc, 1);
    186       1.10      gwr 	DMACSR(sc) |= D_RESET;		/* reset DMA */
    187       1.10      gwr 	DELAY(200);			/* what should this be ? */
    188        1.1   jeremy 	/*DMAWAIT1(sc); why was this here? */
    189       1.10      gwr 	DMACSR(sc) &= ~D_RESET;		/* de-assert reset line */
    190       1.10      gwr 	DELAY(5);			/* allow a few ticks to settle */
    191        1.1   jeremy 
    192       1.10      gwr 	/*
    193       1.10      gwr 	 * Get transfer burst size from (?) and plug it into the
    194       1.10      gwr 	 * controller registers. This is needed on the Sun4m...
    195       1.10      gwr 	 * Do we need it too?  Apparently not, because the 3/80
    196       1.10      gwr 	 * always has the old, REV zero DMA chip.
    197       1.10      gwr 	 */
    198       1.10      gwr 	DMACSR(sc) |= D_INT_EN;		/* enable interrupts */
    199        1.1   jeremy 
    200       1.10      gwr 	sc->sc_active = 0;
    201        1.1   jeremy }
    202        1.1   jeremy 
    203        1.1   jeremy 
    204       1.10      gwr #define DMAMAX(a)	(MAX_DMA_SZ - ((a) & (MAX_DMA_SZ-1)))
    205        1.1   jeremy 
    206        1.1   jeremy /*
    207        1.1   jeremy  * setup a dma transfer
    208        1.1   jeremy  */
    209        1.1   jeremy int
    210        1.1   jeremy dma_setup(sc, addr, len, datain, dmasize)
    211        1.1   jeremy 	struct dma_softc *sc;
    212        1.1   jeremy 	caddr_t *addr;
    213        1.1   jeremy 	size_t *len;
    214        1.1   jeremy 	int datain;
    215        1.1   jeremy 	size_t *dmasize;	/* IN-OUT */
    216        1.1   jeremy {
    217       1.10      gwr 	u_int32_t csr;
    218        1.1   jeremy 
    219       1.10      gwr 	DMA_FLUSH(sc, 0);
    220        1.1   jeremy 
    221        1.1   jeremy #if 0
    222        1.1   jeremy 	DMACSR(sc) &= ~D_INT_EN;
    223        1.1   jeremy #endif
    224        1.1   jeremy 	sc->sc_dmaaddr = addr;
    225        1.1   jeremy 	sc->sc_dmalen = len;
    226        1.1   jeremy 
    227        1.4      gwr 	NCR_DMA(("%s: start %d@%p,%d\n", sc->sc_dev.dv_xname,
    228        1.1   jeremy 		*sc->sc_dmalen, *sc->sc_dmaaddr, datain ? 1 : 0));
    229        1.1   jeremy 
    230        1.1   jeremy 	/*
    231        1.1   jeremy 	 * the rules say we cannot transfer more than the limit
    232        1.1   jeremy 	 * of this DMA chip (64k for old and 16Mb for new),
    233        1.1   jeremy 	 * and we cannot cross a 16Mb boundary.
    234        1.1   jeremy 	 */
    235        1.1   jeremy 	*dmasize = sc->sc_dmasize =
    236        1.1   jeremy 		min(*dmasize, DMAMAX((size_t) *sc->sc_dmaaddr));
    237        1.1   jeremy 
    238        1.4      gwr 	NCR_DMA(("dma_setup: dmasize = %d\n", sc->sc_dmasize));
    239        1.1   jeremy 
    240        1.1   jeremy 	/* Program the DMA address */
    241        1.1   jeremy 	if (sc->sc_dmasize) {
    242        1.1   jeremy 		/*
    243        1.1   jeremy 		 * Use dvma mapin routines to map the buffer into DVMA space.
    244        1.1   jeremy 		 */
    245        1.1   jeremy 		sc->sc_dvmaaddr = *sc->sc_dmaaddr;
    246        1.1   jeremy 		sc->sc_dvmakaddr = dvma_mapin(sc->sc_dvmaaddr,
    247        1.4      gwr 					       sc->sc_dmasize, 0);
    248        1.1   jeremy 		if (sc->sc_dvmakaddr == NULL)
    249        1.1   jeremy 			panic("dma: cannot allocate DVMA address");
    250        1.1   jeremy 		sc->sc_dmasaddr = dvma_kvtopa(sc->sc_dvmakaddr, BUS_OBIO);
    251        1.1   jeremy 		DMADDR(sc) = sc->sc_dmasaddr;
    252       1.10      gwr 	} else {
    253       1.10      gwr 		/* XXX: What is this about? -gwr */
    254       1.10      gwr 		DMADDR(sc) = (u_int32_t) *sc->sc_dmaaddr;
    255       1.10      gwr 	}
    256       1.10      gwr 
    257       1.10      gwr 	/* We never have DMAREV_ESC. */
    258        1.1   jeremy 
    259        1.1   jeremy 	/* Setup DMA control register */
    260        1.1   jeremy 	csr = DMACSR(sc);
    261        1.1   jeremy 	if (datain)
    262        1.1   jeremy 		csr |= D_WRITE;
    263        1.1   jeremy 	else
    264        1.1   jeremy 		csr &= ~D_WRITE;
    265        1.1   jeremy 	csr |= D_INT_EN;
    266        1.1   jeremy 	DMACSR(sc) = csr;
    267        1.1   jeremy 
    268        1.1   jeremy 	return 0;
    269        1.1   jeremy }
    270        1.1   jeremy 
    271        1.1   jeremy /*
    272        1.1   jeremy  * Pseudo (chained) interrupt from the esp driver to kick the
    273       1.10      gwr  * current running DMA transfer. I am relying on espintr() to
    274        1.1   jeremy  * pickup and clean errors for now
    275        1.1   jeremy  *
    276        1.1   jeremy  * return 1 if it was a DMA continue.
    277        1.1   jeremy  */
    278        1.1   jeremy int
    279        1.1   jeremy espdmaintr(sc)
    280        1.1   jeremy 	struct dma_softc *sc;
    281        1.1   jeremy {
    282        1.4      gwr 	struct ncr53c9x_softc *nsc = sc->sc_esp;
    283        1.1   jeremy 	char bits[64];
    284        1.1   jeremy 	int trans, resid;
    285       1.10      gwr 	u_int32_t csr;
    286       1.10      gwr 
    287        1.1   jeremy 	csr = DMACSR(sc);
    288        1.1   jeremy 
    289       1.10      gwr 	NCR_DMA(("%s: intr: addr 0x%x, csr %s\n",
    290        1.4      gwr 		 sc->sc_dev.dv_xname, DMADDR(sc),
    291        1.4      gwr 		 bitmask_snprintf(csr, DMACSRBITS, bits, sizeof(bits))));
    292        1.1   jeremy 
    293        1.1   jeremy 	if (csr & D_ERR_PEND) {
    294        1.1   jeremy 		DMACSR(sc) &= ~D_EN_DMA;	/* Stop DMA */
    295       1.10      gwr 		DMACSR(sc) |= D_FLUSH;
    296        1.1   jeremy 		printf("%s: error: csr=%s\n", sc->sc_dev.dv_xname,
    297        1.1   jeremy 			bitmask_snprintf(csr, DMACSRBITS, bits, sizeof(bits)));
    298       1.10      gwr 		return (-1);
    299        1.1   jeremy 	}
    300        1.1   jeremy 
    301        1.1   jeremy 	/* This is an "assertion" :) */
    302        1.1   jeremy 	if (sc->sc_active == 0)
    303        1.1   jeremy 		panic("dmaintr: DMA wasn't active");
    304        1.1   jeremy 
    305        1.1   jeremy 	DMA_DRAIN(sc, 0);
    306        1.1   jeremy 
    307        1.1   jeremy 	/* DMA has stopped */
    308        1.1   jeremy 	DMACSR(sc) &= ~D_EN_DMA;
    309        1.1   jeremy 	sc->sc_active = 0;
    310        1.1   jeremy 
    311        1.1   jeremy 	if (sc->sc_dmasize == 0) {
    312        1.1   jeremy 		/* A "Transfer Pad" operation completed */
    313        1.4      gwr 		NCR_DMA(("dmaintr: discarded %d bytes (tcl=%d, tcm=%d)\n",
    314        1.4      gwr 			NCR_READ_REG(nsc, NCR_TCL) |
    315        1.4      gwr 				(NCR_READ_REG(nsc, NCR_TCM) << 8),
    316        1.4      gwr 			NCR_READ_REG(nsc, NCR_TCL),
    317        1.4      gwr 			NCR_READ_REG(nsc, NCR_TCM)));
    318        1.1   jeremy 		return 0;
    319        1.1   jeremy 	}
    320        1.1   jeremy 
    321        1.1   jeremy 	resid = 0;
    322        1.1   jeremy 	/*
    323        1.1   jeremy 	 * If a transfer onto the SCSI bus gets interrupted by the device
    324        1.1   jeremy 	 * (e.g. for a SAVEPOINTER message), the data in the FIFO counts
    325        1.1   jeremy 	 * as residual since the ESP counter registers get decremented as
    326        1.1   jeremy 	 * bytes are clocked into the FIFO.
    327        1.1   jeremy 	 */
    328        1.1   jeremy 	if (!(csr & D_WRITE) &&
    329        1.4      gwr 	    (resid = (NCR_READ_REG(nsc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
    330        1.4      gwr 		NCR_DMA(("dmaintr: empty esp FIFO of %d ", resid));
    331        1.1   jeremy 	}
    332        1.1   jeremy 
    333        1.4      gwr 	if ((nsc->sc_espstat & NCRSTAT_TC) == 0) {
    334        1.1   jeremy 		/*
    335        1.1   jeremy 		 * `Terminal count' is off, so read the residue
    336        1.1   jeremy 		 * out of the ESP counter registers.
    337        1.1   jeremy 		 */
    338        1.4      gwr 		resid += (NCR_READ_REG(nsc, NCR_TCL) |
    339        1.4      gwr 			  (NCR_READ_REG(nsc, NCR_TCM) << 8) |
    340        1.4      gwr 			   ((nsc->sc_cfg2 & NCRCFG2_FE)
    341        1.4      gwr 				? (NCR_READ_REG(nsc, NCR_TCH) << 16)
    342        1.1   jeremy 				: 0));
    343        1.1   jeremy 
    344        1.1   jeremy 		if (resid == 0 && sc->sc_dmasize == 65536 &&
    345        1.4      gwr 		    (nsc->sc_cfg2 & NCRCFG2_FE) == 0)
    346        1.1   jeremy 			/* A transfer of 64K is encoded as `TCL=TCM=0' */
    347        1.1   jeremy 			resid = 65536;
    348        1.1   jeremy 	}
    349        1.1   jeremy 
    350        1.1   jeremy 	trans = sc->sc_dmasize - resid;
    351        1.1   jeremy 	if (trans < 0) {			/* transferred < 0 ? */
    352       1.10      gwr #if 0
    353        1.5   jeremy 		/*
    354        1.5   jeremy 		 * This situation can happen in perfectly normal operation
    355        1.5   jeremy 		 * if the ESP is reselected while using DMA to select
    356        1.5   jeremy 		 * another target.  As such, don't print the warning.
    357        1.5   jeremy 		 */
    358        1.1   jeremy 		printf("%s: xfer (%d) > req (%d)\n",
    359        1.1   jeremy 		    sc->sc_dev.dv_xname, trans, sc->sc_dmasize);
    360        1.5   jeremy #endif
    361        1.1   jeremy 		trans = sc->sc_dmasize;
    362        1.1   jeremy 	}
    363        1.1   jeremy 
    364        1.4      gwr 	NCR_DMA(("dmaintr: tcl=%d, tcm=%d, tch=%d; trans=%d, resid=%d\n",
    365        1.4      gwr 		NCR_READ_REG(nsc, NCR_TCL),
    366        1.4      gwr 		NCR_READ_REG(nsc, NCR_TCM),
    367        1.4      gwr 		(nsc->sc_cfg2 & NCRCFG2_FE)
    368        1.4      gwr 			? NCR_READ_REG(nsc, NCR_TCH) : 0,
    369        1.1   jeremy 		trans, resid));
    370        1.1   jeremy 
    371        1.1   jeremy #ifdef	SUN3X_470_EVENTUALLY
    372        1.1   jeremy 	if (csr & D_WRITE)
    373        1.1   jeremy 		cache_flush(*sc->sc_dmaaddr, trans);
    374        1.1   jeremy #endif
    375        1.1   jeremy 
    376        1.1   jeremy 	if (sc->sc_dvmakaddr)
    377        1.1   jeremy 		dvma_mapout(sc->sc_dvmakaddr, sc->sc_dmasize);
    378        1.1   jeremy 
    379        1.1   jeremy 	*sc->sc_dmalen -= trans;
    380        1.1   jeremy 	*sc->sc_dmaaddr += trans;
    381        1.1   jeremy 
    382        1.1   jeremy #if 0	/* this is not normal operation just yet */
    383        1.1   jeremy 	if (*sc->sc_dmalen == 0 ||
    384        1.4      gwr 	    nsc->sc_phase != nsc->sc_prevphase)
    385        1.1   jeremy 		return 0;
    386        1.1   jeremy 
    387        1.1   jeremy 	/* and again */
    388        1.1   jeremy 	dma_start(sc, sc->sc_dmaaddr, sc->sc_dmalen, DMACSR(sc) & D_WRITE);
    389        1.1   jeremy 	return 1;
    390        1.1   jeremy #endif
    391        1.1   jeremy 	return 0;
    392        1.1   jeremy }
    393