Home | History | Annotate | Line # | Download | only in dev
dma.c revision 1.16.20.1
      1  1.16.20.1       ad /*	$NetBSD: dma.c,v 1.16.20.1 2007/02/09 21:03:50 ad Exp $ */
      2        1.1   jeremy 
      3        1.1   jeremy /*
      4        1.1   jeremy  * Copyright (c) 1994 Paul Kranenburg.  All rights reserved.
      5        1.1   jeremy  * Copyright (c) 1994 Peter Galbavy.  All rights reserved.
      6        1.1   jeremy  *
      7        1.1   jeremy  * Redistribution and use in source and binary forms, with or without
      8        1.1   jeremy  * modification, are permitted provided that the following conditions
      9        1.1   jeremy  * are met:
     10        1.1   jeremy  * 1. Redistributions of source code must retain the above copyright
     11        1.1   jeremy  *    notice, this list of conditions and the following disclaimer.
     12        1.1   jeremy  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1   jeremy  *    notice, this list of conditions and the following disclaimer in the
     14        1.1   jeremy  *    documentation and/or other materials provided with the distribution.
     15        1.1   jeremy  * 3. All advertising materials mentioning features or use of this software
     16        1.1   jeremy  *    must display the following acknowledgement:
     17        1.1   jeremy  *	This product includes software developed by Peter Galbavy.
     18        1.1   jeremy  * 4. The name of the author may not be used to endorse or promote products
     19        1.1   jeremy  *    derived from this software without specific prior written permission.
     20        1.1   jeremy  *
     21        1.1   jeremy  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22        1.1   jeremy  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23        1.1   jeremy  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24        1.1   jeremy  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25        1.1   jeremy  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26        1.1   jeremy  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27        1.1   jeremy  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28        1.1   jeremy  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29        1.1   jeremy  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30        1.1   jeremy  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31        1.1   jeremy  */
     32       1.14    lukem 
     33       1.14    lukem #include <sys/cdefs.h>
     34  1.16.20.1       ad __KERNEL_RCSID(0, "$NetBSD: dma.c,v 1.16.20.1 2007/02/09 21:03:50 ad Exp $");
     35        1.1   jeremy 
     36        1.1   jeremy #include <sys/types.h>
     37        1.1   jeremy #include <sys/param.h>
     38        1.1   jeremy #include <sys/systm.h>
     39        1.1   jeremy #include <sys/kernel.h>
     40        1.1   jeremy #include <sys/errno.h>
     41        1.1   jeremy #include <sys/device.h>
     42        1.1   jeremy #include <sys/malloc.h>
     43        1.1   jeremy 
     44        1.1   jeremy #include <machine/autoconf.h>
     45        1.1   jeremy #include <machine/dvma.h>
     46        1.1   jeremy 
     47        1.6   bouyer #include <dev/scsipi/scsi_all.h>
     48        1.6   bouyer #include <dev/scsipi/scsipi_all.h>
     49        1.6   bouyer #include <dev/scsipi/scsiconf.h>
     50        1.1   jeremy 
     51        1.4      gwr #include <dev/ic/ncr53c9xreg.h>
     52        1.4      gwr #include <dev/ic/ncr53c9xvar.h>
     53        1.4      gwr 
     54        1.8      gwr #include <sun3/dev/dmareg.h>
     55        1.8      gwr #include <sun3/dev/dmavar.h>
     56        1.1   jeremy 
     57       1.10      gwr #define MAX_DMA_SZ	0x01000000	/* 16MB */
     58       1.10      gwr 
     59       1.15      chs static int	dmamatch (struct device *, struct cfdata *, void *);
     60       1.15      chs static void	dmaattach(struct device *, struct device *, void *);
     61       1.10      gwr 
     62       1.12  thorpej CFATTACH_DECL(dma, sizeof(struct dma_softc),
     63       1.13  thorpej     dmamatch, dmaattach, NULL, NULL);
     64       1.10      gwr 
     65       1.10      gwr extern struct cfdriver dma_cd;
     66       1.10      gwr 
     67       1.15      chs static int
     68       1.15      chs dmamatch(struct device *parent, struct cfdata *cf, void *aux)
     69        1.1   jeremy {
     70       1.10      gwr 	struct confargs *ca = aux;
     71        1.1   jeremy 
     72        1.1   jeremy 	/*
     73       1.10      gwr 	 * Check for the DMA registers.
     74        1.1   jeremy 	 */
     75       1.10      gwr 	if (bus_peek(ca->ca_bustype, ca->ca_paddr, 4) == -1)
     76       1.10      gwr 		return (0);
     77       1.10      gwr 
     78       1.10      gwr 	/* If default ipl, fill it in. */
     79       1.10      gwr 	if (ca->ca_intpri == -1)
     80       1.10      gwr 		ca->ca_intpri = 2;
     81        1.1   jeremy 
     82       1.10      gwr 	return (1);
     83       1.10      gwr }
     84        1.1   jeremy 
     85       1.15      chs static void
     86       1.15      chs dmaattach(struct device *parent, struct device *self, void *aux)
     87       1.10      gwr {
     88       1.10      gwr 	struct confargs *ca = aux;
     89       1.10      gwr 	struct dma_softc *sc = (void *)self;
     90       1.10      gwr 	int id;
     91        1.4      gwr 
     92        1.4      gwr #if 0
     93        1.4      gwr 	/* indirect functions */
     94        1.4      gwr 	sc->intr = espdmaintr;
     95       1.10      gwr 	sc->setup = dma_setup;
     96        1.4      gwr 	sc->reset = dma_reset;
     97        1.4      gwr #endif
     98        1.4      gwr 
     99       1.10      gwr 	/*
    100       1.10      gwr 	 * Map in the registers.
    101       1.10      gwr 	 */
    102  1.16.20.1       ad 	sc->sc_bst = ca->ca_bustag;
    103  1.16.20.1       ad 	sc->sc_dmatag = ca->ca_dmatag;
    104  1.16.20.1       ad 	if (bus_space_map(sc->sc_bst, ca->ca_paddr, DMAREG_SIZE,
    105  1.16.20.1       ad 	    0, &sc->sc_bsh) != 0) {
    106  1.16.20.1       ad 		printf(": can't map register\n");
    107  1.16.20.1       ad 		return;
    108  1.16.20.1       ad 	}
    109  1.16.20.1       ad 	/*
    110  1.16.20.1       ad 	 * Allocate dmamap.
    111  1.16.20.1       ad 	 */
    112  1.16.20.1       ad 	if (bus_dmamap_create(sc->sc_dmatag, MAXPHYS, 1, MAXPHYS,
    113  1.16.20.1       ad 	    0, BUS_DMA_NOWAIT, &sc->sc_dmamap) != 0) {
    114  1.16.20.1       ad 		printf(": can't create DMA map\n");
    115  1.16.20.1       ad 		return;
    116  1.16.20.1       ad 	}
    117  1.16.20.1       ad 
    118  1.16.20.1       ad 	sc->sc_rev = DMA_GCSR(sc) & D_DEV_ID;
    119       1.10      gwr 	id = (sc->sc_rev >> 28) & 0xf;
    120       1.10      gwr 	printf(": rev %d\n", id);
    121        1.4      gwr 
    122       1.10      gwr 	/*
    123       1.10      gwr 	 * Make sure the DMA chip is supported revision.
    124       1.10      gwr 	 * The Sun3/80 used only the old rev zero chip,
    125       1.10      gwr 	 * so the initialization has been simplified.
    126       1.10      gwr 	 */
    127        1.1   jeremy 	switch (sc->sc_rev) {
    128        1.1   jeremy 	case DMAREV_0:
    129        1.1   jeremy 	case DMAREV_1:
    130        1.1   jeremy 		break;
    131        1.1   jeremy 	default:
    132       1.10      gwr 		panic("unsupported dma rev");
    133        1.1   jeremy 	}
    134        1.4      gwr }
    135        1.1   jeremy 
    136       1.10      gwr /*
    137       1.10      gwr  * This is called by espattach to get our softc.
    138       1.10      gwr  */
    139       1.10      gwr struct dma_softc *
    140       1.10      gwr espdmafind(int unit)
    141       1.10      gwr {
    142       1.10      gwr 	if (unit < 0 || unit >= dma_cd.cd_ndevs ||
    143       1.10      gwr 		dma_cd.cd_devs[unit] == NULL)
    144       1.10      gwr 		panic("no dma");
    145       1.10      gwr 	return (dma_cd.cd_devs[unit]);
    146       1.10      gwr }
    147        1.1   jeremy 
    148        1.1   jeremy #define DMAWAIT(SC, COND, MSG, DONTPANIC) do if (COND) {		\
    149       1.10      gwr 	int count = 100000;						\
    150  1.16.20.1       ad 	while ((COND) && --count > 0)					\
    151  1.16.20.1       ad 		DELAY(5);						\
    152        1.1   jeremy 	if (count == 0) {						\
    153       1.10      gwr 		printf("%s: line %d: CSR = 0x%x\n",			\
    154  1.16.20.1       ad 			__FILE__, __LINE__, DMA_GCSR(SC));		\
    155        1.1   jeremy 		if (DONTPANIC)						\
    156        1.1   jeremy 			printf(MSG);					\
    157        1.1   jeremy 		else							\
    158        1.1   jeremy 			panic(MSG);					\
    159        1.1   jeremy 	}								\
    160  1.16.20.1       ad } while (/* CONSTCOND */0)
    161        1.1   jeremy 
    162        1.1   jeremy #define DMA_DRAIN(sc, dontpanic) do {					\
    163  1.16.20.1       ad 	uint32_t _csr;							\
    164        1.1   jeremy 	/*								\
    165        1.1   jeremy 	 * DMA rev0 & rev1: we are not allowed to touch the DMA "flush"	\
    166        1.1   jeremy 	 *     and "drain" bits while it is still thinking about a	\
    167        1.1   jeremy 	 *     request.							\
    168        1.1   jeremy 	 * other revs: D_R_PEND bit reads as 0				\
    169        1.1   jeremy 	 */								\
    170  1.16.20.1       ad 	DMAWAIT(sc, DMA_GCSR(sc) & D_R_PEND, "R_PEND", dontpanic);	\
    171        1.1   jeremy 	/*								\
    172       1.10      gwr 	 * Select drain bit (always rev 0,1)				\
    173        1.1   jeremy 	 * also clears errors and D_TC flag				\
    174        1.1   jeremy 	 */								\
    175  1.16.20.1       ad 	_csr = DMA_GCSR(sc);						\
    176  1.16.20.1       ad 	_csr |= D_DRAIN;						\
    177  1.16.20.1       ad 	DMA_SCSR(sc, _csr);						\
    178        1.1   jeremy 	/*								\
    179        1.1   jeremy 	 * Wait for draining to finish					\
    180        1.1   jeremy 	 */								\
    181  1.16.20.1       ad 	DMAWAIT(sc, DMA_GCSR(sc) & D_PACKCNT, "DRAINING", dontpanic);	\
    182  1.16.20.1       ad } while (/* CONSTCOND */0)
    183       1.10      gwr 
    184       1.10      gwr #define DMA_FLUSH(sc, dontpanic) do {					\
    185  1.16.20.1       ad 	uint32_t _csr;							\
    186       1.10      gwr 	/*								\
    187       1.10      gwr 	 * DMA rev0 & rev1: we are not allowed to touch the DMA "flush"	\
    188       1.10      gwr 	 *     and "drain" bits while it is still thinking about a	\
    189       1.10      gwr 	 *     request.							\
    190       1.10      gwr 	 * other revs: D_R_PEND bit reads as 0				\
    191       1.10      gwr 	 */								\
    192  1.16.20.1       ad 	DMAWAIT(sc, DMA_GCSR(sc) & D_R_PEND, "R_PEND", dontpanic);	\
    193  1.16.20.1       ad 	_csr = DMA_GCSR(sc);						\
    194  1.16.20.1       ad 	_csr &= ~(D_WRITE|D_EN_DMA);					\
    195  1.16.20.1       ad 	DMA_SCSR(sc, _csr);						\
    196  1.16.20.1       ad 	_csr |= D_FLUSH;						\
    197  1.16.20.1       ad 	DMA_SCSR(sc, _csr);						\
    198  1.16.20.1       ad } while (/* CONSTCOND */0)
    199        1.1   jeremy 
    200       1.15      chs void
    201       1.15      chs dma_reset(struct dma_softc *sc)
    202        1.1   jeremy {
    203  1.16.20.1       ad 	uint32_t csr;
    204  1.16.20.1       ad 
    205  1.16.20.1       ad 	if (sc->sc_dmamap->dm_nsegs > 0)
    206  1.16.20.1       ad 		bus_dmamap_unload(sc->sc_dmatag, sc->sc_dmamap);
    207       1.10      gwr 
    208       1.10      gwr 	DMA_FLUSH(sc, 1);
    209  1.16.20.1       ad 	csr = DMA_GCSR(sc);
    210  1.16.20.1       ad 
    211  1.16.20.1       ad 	csr |= D_RESET;			/* reset DMA */
    212  1.16.20.1       ad 	DMA_SCSR(sc, csr);
    213       1.10      gwr 	DELAY(200);			/* what should this be ? */
    214  1.16.20.1       ad 
    215        1.1   jeremy 	/*DMAWAIT1(sc); why was this here? */
    216  1.16.20.1       ad 	csr = DMA_GCSR(sc);
    217  1.16.20.1       ad 	csr &= ~D_RESET;		/* de-assert reset line */
    218  1.16.20.1       ad 	DMA_SCSR(sc, csr);
    219       1.10      gwr 	DELAY(5);			/* allow a few ticks to settle */
    220        1.1   jeremy 
    221       1.10      gwr 	/*
    222       1.10      gwr 	 * Get transfer burst size from (?) and plug it into the
    223       1.10      gwr 	 * controller registers. This is needed on the Sun4m...
    224       1.10      gwr 	 * Do we need it too?  Apparently not, because the 3/80
    225       1.10      gwr 	 * always has the old, REV zero DMA chip.
    226       1.10      gwr 	 */
    227  1.16.20.1       ad 	csr = DMA_GCSR(sc);
    228  1.16.20.1       ad 	csr |= D_INT_EN;		/* enable interrupts */
    229  1.16.20.1       ad 
    230  1.16.20.1       ad 	DMA_SCSR(sc, csr);
    231        1.1   jeremy 
    232       1.10      gwr 	sc->sc_active = 0;
    233        1.1   jeremy }
    234        1.1   jeremy 
    235        1.1   jeremy 
    236       1.10      gwr #define DMAMAX(a)	(MAX_DMA_SZ - ((a) & (MAX_DMA_SZ-1)))
    237        1.1   jeremy 
    238        1.1   jeremy /*
    239        1.1   jeremy  * setup a dma transfer
    240        1.1   jeremy  */
    241       1.15      chs int
    242       1.15      chs dma_setup(struct dma_softc *sc, caddr_t *addr, size_t *len, int datain,
    243       1.15      chs     size_t *dmasize)
    244        1.1   jeremy {
    245       1.15      chs 	uint32_t csr;
    246        1.1   jeremy 
    247       1.10      gwr 	DMA_FLUSH(sc, 0);
    248        1.1   jeremy 
    249        1.1   jeremy #if 0
    250  1.16.20.1       ad 	DMA_SCSR(sc, DMA_GCSR(sc) & ~D_INT_EN);
    251        1.1   jeremy #endif
    252        1.1   jeremy 	sc->sc_dmaaddr = addr;
    253        1.1   jeremy 	sc->sc_dmalen = len;
    254        1.1   jeremy 
    255        1.4      gwr 	NCR_DMA(("%s: start %d@%p,%d\n", sc->sc_dev.dv_xname,
    256        1.1   jeremy 		*sc->sc_dmalen, *sc->sc_dmaaddr, datain ? 1 : 0));
    257        1.1   jeremy 
    258        1.1   jeremy 	/*
    259        1.1   jeremy 	 * the rules say we cannot transfer more than the limit
    260        1.1   jeremy 	 * of this DMA chip (64k for old and 16Mb for new),
    261        1.1   jeremy 	 * and we cannot cross a 16Mb boundary.
    262        1.1   jeremy 	 */
    263        1.1   jeremy 	*dmasize = sc->sc_dmasize =
    264        1.1   jeremy 		min(*dmasize, DMAMAX((size_t) *sc->sc_dmaaddr));
    265        1.1   jeremy 
    266        1.4      gwr 	NCR_DMA(("dma_setup: dmasize = %d\n", sc->sc_dmasize));
    267        1.1   jeremy 
    268        1.1   jeremy 	/* Program the DMA address */
    269        1.1   jeremy 	if (sc->sc_dmasize) {
    270  1.16.20.1       ad 		if (bus_dmamap_load(sc->sc_dmatag, sc->sc_dmamap,
    271  1.16.20.1       ad 		    *sc->sc_dmaaddr, sc->sc_dmasize,
    272  1.16.20.1       ad 		    NULL /* kernel address */, BUS_DMA_NOWAIT))
    273  1.16.20.1       ad 			panic("%s: cannot allocate DVMA address",
    274  1.16.20.1       ad 			    sc->sc_dev.dv_xname);
    275  1.16.20.1       ad 		bus_dmamap_sync(sc->sc_dmatag, sc->sc_dmamap, 0, sc->sc_dmasize,
    276  1.16.20.1       ad 		    datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    277  1.16.20.1       ad 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, DMA_REG_ADDR,
    278  1.16.20.1       ad 		    sc->sc_dmamap->dm_segs[0].ds_addr);
    279       1.10      gwr 	}
    280       1.10      gwr 
    281       1.10      gwr 	/* We never have DMAREV_ESC. */
    282        1.1   jeremy 
    283        1.1   jeremy 	/* Setup DMA control register */
    284  1.16.20.1       ad 	csr = DMA_GCSR(sc);
    285        1.1   jeremy 	if (datain)
    286        1.1   jeremy 		csr |= D_WRITE;
    287        1.1   jeremy 	else
    288        1.1   jeremy 		csr &= ~D_WRITE;
    289        1.1   jeremy 	csr |= D_INT_EN;
    290  1.16.20.1       ad 	DMA_SCSR(sc, csr);
    291        1.1   jeremy 
    292        1.1   jeremy 	return 0;
    293        1.1   jeremy }
    294        1.1   jeremy 
    295        1.1   jeremy /*
    296        1.1   jeremy  * Pseudo (chained) interrupt from the esp driver to kick the
    297       1.10      gwr  * current running DMA transfer. I am relying on espintr() to
    298        1.1   jeremy  * pickup and clean errors for now
    299        1.1   jeremy  *
    300        1.1   jeremy  * return 1 if it was a DMA continue.
    301        1.1   jeremy  */
    302       1.15      chs int
    303       1.15      chs espdmaintr(struct dma_softc *sc)
    304        1.1   jeremy {
    305  1.16.20.1       ad 	struct ncr53c9x_softc *nsc = sc->sc_client;
    306        1.1   jeremy 	char bits[64];
    307        1.1   jeremy 	int trans, resid;
    308       1.15      chs 	uint32_t csr;
    309       1.10      gwr 
    310  1.16.20.1       ad 	csr = DMA_GCSR(sc);
    311        1.1   jeremy 
    312       1.10      gwr 	NCR_DMA(("%s: intr: addr 0x%x, csr %s\n",
    313        1.4      gwr 		 sc->sc_dev.dv_xname, DMADDR(sc),
    314        1.4      gwr 		 bitmask_snprintf(csr, DMACSRBITS, bits, sizeof(bits))));
    315        1.1   jeremy 
    316        1.1   jeremy 	if (csr & D_ERR_PEND) {
    317        1.1   jeremy 		printf("%s: error: csr=%s\n", sc->sc_dev.dv_xname,
    318        1.1   jeremy 			bitmask_snprintf(csr, DMACSRBITS, bits, sizeof(bits)));
    319  1.16.20.1       ad 		csr &= ~D_EN_DMA;	/* Stop DMA */
    320  1.16.20.1       ad 		DMA_SCSR(sc, csr);
    321  1.16.20.1       ad 		csr |= D_FLUSH;
    322  1.16.20.1       ad 		DMA_SCSR(sc, csr);
    323  1.16.20.1       ad 		return -1;
    324        1.1   jeremy 	}
    325        1.1   jeremy 
    326        1.1   jeremy 	/* This is an "assertion" :) */
    327        1.1   jeremy 	if (sc->sc_active == 0)
    328        1.1   jeremy 		panic("dmaintr: DMA wasn't active");
    329        1.1   jeremy 
    330        1.1   jeremy 	DMA_DRAIN(sc, 0);
    331        1.1   jeremy 
    332        1.1   jeremy 	/* DMA has stopped */
    333  1.16.20.1       ad 	csr &= ~D_EN_DMA;
    334  1.16.20.1       ad 	DMA_SCSR(sc, csr);
    335        1.1   jeremy 	sc->sc_active = 0;
    336        1.1   jeremy 
    337        1.1   jeremy 	if (sc->sc_dmasize == 0) {
    338        1.1   jeremy 		/* A "Transfer Pad" operation completed */
    339        1.4      gwr 		NCR_DMA(("dmaintr: discarded %d bytes (tcl=%d, tcm=%d)\n",
    340        1.4      gwr 			NCR_READ_REG(nsc, NCR_TCL) |
    341        1.4      gwr 				(NCR_READ_REG(nsc, NCR_TCM) << 8),
    342        1.4      gwr 			NCR_READ_REG(nsc, NCR_TCL),
    343        1.4      gwr 			NCR_READ_REG(nsc, NCR_TCM)));
    344        1.1   jeremy 		return 0;
    345        1.1   jeremy 	}
    346        1.1   jeremy 
    347        1.1   jeremy 	resid = 0;
    348        1.1   jeremy 	/*
    349        1.1   jeremy 	 * If a transfer onto the SCSI bus gets interrupted by the device
    350        1.1   jeremy 	 * (e.g. for a SAVEPOINTER message), the data in the FIFO counts
    351        1.1   jeremy 	 * as residual since the ESP counter registers get decremented as
    352        1.1   jeremy 	 * bytes are clocked into the FIFO.
    353        1.1   jeremy 	 */
    354        1.1   jeremy 	if (!(csr & D_WRITE) &&
    355        1.4      gwr 	    (resid = (NCR_READ_REG(nsc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
    356        1.4      gwr 		NCR_DMA(("dmaintr: empty esp FIFO of %d ", resid));
    357        1.1   jeremy 	}
    358        1.1   jeremy 
    359        1.4      gwr 	if ((nsc->sc_espstat & NCRSTAT_TC) == 0) {
    360        1.1   jeremy 		/*
    361        1.1   jeremy 		 * `Terminal count' is off, so read the residue
    362        1.1   jeremy 		 * out of the ESP counter registers.
    363        1.1   jeremy 		 */
    364        1.4      gwr 		resid += (NCR_READ_REG(nsc, NCR_TCL) |
    365        1.4      gwr 			  (NCR_READ_REG(nsc, NCR_TCM) << 8) |
    366        1.4      gwr 			   ((nsc->sc_cfg2 & NCRCFG2_FE)
    367        1.4      gwr 				? (NCR_READ_REG(nsc, NCR_TCH) << 16)
    368        1.1   jeremy 				: 0));
    369        1.1   jeremy 
    370        1.1   jeremy 		if (resid == 0 && sc->sc_dmasize == 65536 &&
    371        1.4      gwr 		    (nsc->sc_cfg2 & NCRCFG2_FE) == 0)
    372        1.1   jeremy 			/* A transfer of 64K is encoded as `TCL=TCM=0' */
    373        1.1   jeremy 			resid = 65536;
    374        1.1   jeremy 	}
    375        1.1   jeremy 
    376        1.1   jeremy 	trans = sc->sc_dmasize - resid;
    377        1.1   jeremy 	if (trans < 0) {			/* transferred < 0 ? */
    378       1.10      gwr #if 0
    379        1.5   jeremy 		/*
    380        1.5   jeremy 		 * This situation can happen in perfectly normal operation
    381        1.5   jeremy 		 * if the ESP is reselected while using DMA to select
    382        1.5   jeremy 		 * another target.  As such, don't print the warning.
    383        1.5   jeremy 		 */
    384        1.1   jeremy 		printf("%s: xfer (%d) > req (%d)\n",
    385        1.1   jeremy 		    sc->sc_dev.dv_xname, trans, sc->sc_dmasize);
    386        1.5   jeremy #endif
    387        1.1   jeremy 		trans = sc->sc_dmasize;
    388        1.1   jeremy 	}
    389        1.1   jeremy 
    390        1.4      gwr 	NCR_DMA(("dmaintr: tcl=%d, tcm=%d, tch=%d; trans=%d, resid=%d\n",
    391        1.4      gwr 		NCR_READ_REG(nsc, NCR_TCL),
    392        1.4      gwr 		NCR_READ_REG(nsc, NCR_TCM),
    393        1.4      gwr 		(nsc->sc_cfg2 & NCRCFG2_FE)
    394        1.4      gwr 			? NCR_READ_REG(nsc, NCR_TCH) : 0,
    395        1.1   jeremy 		trans, resid));
    396        1.1   jeremy 
    397        1.1   jeremy #ifdef	SUN3X_470_EVENTUALLY
    398        1.1   jeremy 	if (csr & D_WRITE)
    399        1.1   jeremy 		cache_flush(*sc->sc_dmaaddr, trans);
    400        1.1   jeremy #endif
    401        1.1   jeremy 
    402  1.16.20.1       ad 	if (sc->sc_dmamap->dm_nsegs > 0) {
    403  1.16.20.1       ad 		bus_dmamap_sync(sc->sc_dmatag, sc->sc_dmamap, 0, sc->sc_dmasize,
    404  1.16.20.1       ad 		    (csr & D_WRITE) != 0 ?
    405  1.16.20.1       ad 		    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    406  1.16.20.1       ad 		bus_dmamap_unload(sc->sc_dmatag, sc->sc_dmamap);
    407  1.16.20.1       ad 	}
    408        1.1   jeremy 
    409        1.1   jeremy 	*sc->sc_dmalen -= trans;
    410        1.1   jeremy 	*sc->sc_dmaaddr += trans;
    411        1.1   jeremy 
    412        1.1   jeremy #if 0	/* this is not normal operation just yet */
    413        1.1   jeremy 	if (*sc->sc_dmalen == 0 ||
    414        1.4      gwr 	    nsc->sc_phase != nsc->sc_prevphase)
    415        1.1   jeremy 		return 0;
    416        1.1   jeremy 
    417        1.1   jeremy 	/* and again */
    418  1.16.20.1       ad 	dma_start(sc, sc->sc_dmaaddr, sc->sc_dmalen, DMA_GCSR(sc) & D_WRITE);
    419        1.1   jeremy 	return 1;
    420        1.1   jeremy #endif
    421        1.1   jeremy 	return 0;
    422        1.1   jeremy }
    423