dma.c revision 1.8 1 1.8 gwr /* $NetBSD: dma.c,v 1.8 1998/02/05 04:56:36 gwr Exp $ */
2 1.1 jeremy
3 1.1 jeremy /*
4 1.1 jeremy * Copyright (c) 1994 Paul Kranenburg. All rights reserved.
5 1.1 jeremy * Copyright (c) 1994 Peter Galbavy. All rights reserved.
6 1.1 jeremy *
7 1.1 jeremy * Redistribution and use in source and binary forms, with or without
8 1.1 jeremy * modification, are permitted provided that the following conditions
9 1.1 jeremy * are met:
10 1.1 jeremy * 1. Redistributions of source code must retain the above copyright
11 1.1 jeremy * notice, this list of conditions and the following disclaimer.
12 1.1 jeremy * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jeremy * notice, this list of conditions and the following disclaimer in the
14 1.1 jeremy * documentation and/or other materials provided with the distribution.
15 1.1 jeremy * 3. All advertising materials mentioning features or use of this software
16 1.1 jeremy * must display the following acknowledgement:
17 1.1 jeremy * This product includes software developed by Peter Galbavy.
18 1.1 jeremy * 4. The name of the author may not be used to endorse or promote products
19 1.1 jeremy * derived from this software without specific prior written permission.
20 1.1 jeremy *
21 1.1 jeremy * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.1 jeremy * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.1 jeremy * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.1 jeremy * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.1 jeremy * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.1 jeremy * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.1 jeremy * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.1 jeremy * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.1 jeremy * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.1 jeremy * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 jeremy */
32 1.1 jeremy
33 1.1 jeremy #include <sys/types.h>
34 1.1 jeremy #include <sys/param.h>
35 1.1 jeremy #include <sys/systm.h>
36 1.1 jeremy #include <sys/kernel.h>
37 1.1 jeremy #include <sys/errno.h>
38 1.1 jeremy #include <sys/ioctl.h>
39 1.1 jeremy #include <sys/device.h>
40 1.1 jeremy #include <sys/malloc.h>
41 1.1 jeremy #include <sys/buf.h>
42 1.1 jeremy #include <sys/proc.h>
43 1.1 jeremy #include <sys/user.h>
44 1.1 jeremy
45 1.1 jeremy #include <machine/autoconf.h>
46 1.1 jeremy #include <machine/dvma.h>
47 1.1 jeremy
48 1.6 bouyer #include <dev/scsipi/scsi_all.h>
49 1.6 bouyer #include <dev/scsipi/scsipi_all.h>
50 1.6 bouyer #include <dev/scsipi/scsiconf.h>
51 1.1 jeremy
52 1.4 gwr #include <dev/ic/ncr53c9xreg.h>
53 1.4 gwr #include <dev/ic/ncr53c9xvar.h>
54 1.4 gwr
55 1.8 gwr #include <sun3/dev/dmareg.h>
56 1.8 gwr #include <sun3/dev/dmavar.h>
57 1.1 jeremy
58 1.1 jeremy /*
59 1.1 jeremy * Pseudo-attach function. Called from the esp driver during its
60 1.4 gwr * attach function. This needs to be silent.
61 1.1 jeremy */
62 1.1 jeremy void
63 1.1 jeremy dmaattach(parent, self, aux)
64 1.1 jeremy struct device *parent, *self;
65 1.1 jeremy void *aux;
66 1.1 jeremy {
67 1.1 jeremy struct dma_softc *sc = (void *)self;
68 1.1 jeremy
69 1.1 jeremy /*
70 1.1 jeremy * The esp driver has filled in the virtual address used to
71 1.1 jeremy * address the dma registers at this point. Normally we would
72 1.1 jeremy * map them in here and assign them ourselves.
73 1.1 jeremy *
74 1.1 jeremy * It has also filled itself in to our sc->sc_esp register.
75 1.1 jeremy */
76 1.1 jeremy
77 1.1 jeremy /*
78 1.1 jeremy * Get transfer burst size from PROM and plug it into the
79 1.1 jeremy * controller registers. This is needed on the Sun4m; do
80 1.1 jeremy * others need it too?
81 1.1 jeremy *
82 1.1 jeremy * Sun3x works ok (so far) without it.
83 1.1 jeremy */
84 1.1 jeremy
85 1.1 jeremy sc->sc_rev = sc->sc_regs->csr & D_DEV_ID;
86 1.4 gwr
87 1.4 gwr #if 0
88 1.4 gwr /* indirect functions */
89 1.4 gwr sc->intr = espdmaintr;
90 1.4 gwr sc->enintr = dma_enintr;
91 1.4 gwr sc->isintr = dma_isintr;
92 1.4 gwr sc->reset = dma_reset;
93 1.4 gwr sc->setup = dma_setup;
94 1.4 gwr sc->go = dma_go;
95 1.4 gwr #endif
96 1.4 gwr }
97 1.4 gwr
98 1.4 gwr void
99 1.4 gwr dma_print_rev(sc)
100 1.4 gwr struct dma_softc *sc;
101 1.4 gwr {
102 1.4 gwr
103 1.4 gwr printf("espdma: rev ");
104 1.1 jeremy switch (sc->sc_rev) {
105 1.1 jeremy case DMAREV_0:
106 1.1 jeremy printf("0");
107 1.1 jeremy break;
108 1.1 jeremy case DMAREV_ESC:
109 1.1 jeremy printf("esc");
110 1.1 jeremy break;
111 1.1 jeremy case DMAREV_1:
112 1.1 jeremy printf("1");
113 1.1 jeremy break;
114 1.1 jeremy case DMAREV_PLUS:
115 1.1 jeremy printf("1+");
116 1.1 jeremy break;
117 1.1 jeremy case DMAREV_2:
118 1.1 jeremy printf("2");
119 1.1 jeremy break;
120 1.1 jeremy default:
121 1.1 jeremy printf("unknown (0x%x)", sc->sc_rev);
122 1.1 jeremy }
123 1.1 jeremy printf("\n");
124 1.4 gwr }
125 1.1 jeremy
126 1.1 jeremy
127 1.1 jeremy #define DMAWAIT(SC, COND, MSG, DONTPANIC) do if (COND) { \
128 1.1 jeremy int count = 500000; \
129 1.1 jeremy while ((COND) && --count > 0) DELAY(1); \
130 1.1 jeremy if (count == 0) { \
131 1.7 gwr printf("%s: line %d: CSR = 0x%x\n", __FILE__, __LINE__, \
132 1.1 jeremy (SC)->sc_regs->csr); \
133 1.1 jeremy if (DONTPANIC) \
134 1.1 jeremy printf(MSG); \
135 1.1 jeremy else \
136 1.1 jeremy panic(MSG); \
137 1.1 jeremy } \
138 1.1 jeremy } while (0)
139 1.1 jeremy
140 1.1 jeremy #define DMA_DRAIN(sc, dontpanic) do { \
141 1.1 jeremy /* \
142 1.1 jeremy * DMA rev0 & rev1: we are not allowed to touch the DMA "flush" \
143 1.1 jeremy * and "drain" bits while it is still thinking about a \
144 1.1 jeremy * request. \
145 1.1 jeremy * other revs: D_R_PEND bit reads as 0 \
146 1.1 jeremy */ \
147 1.1 jeremy DMAWAIT(sc, sc->sc_regs->csr & D_R_PEND, "R_PEND", dontpanic); \
148 1.1 jeremy /* \
149 1.1 jeremy * Select drain bit based on revision \
150 1.1 jeremy * also clears errors and D_TC flag \
151 1.1 jeremy */ \
152 1.1 jeremy if (sc->sc_rev == DMAREV_1 || sc->sc_rev == DMAREV_0) \
153 1.1 jeremy DMACSR(sc) |= D_DRAIN; \
154 1.1 jeremy else \
155 1.1 jeremy DMACSR(sc) |= D_INVALIDATE; \
156 1.1 jeremy /* \
157 1.1 jeremy * Wait for draining to finish \
158 1.1 jeremy * rev0 & rev1 call this PACKCNT \
159 1.1 jeremy */ \
160 1.1 jeremy DMAWAIT(sc, sc->sc_regs->csr & D_DRAINING, "DRAINING", dontpanic);\
161 1.1 jeremy } while(0)
162 1.1 jeremy
163 1.1 jeremy void
164 1.1 jeremy dma_reset(sc)
165 1.1 jeremy struct dma_softc *sc;
166 1.1 jeremy {
167 1.1 jeremy DMA_DRAIN(sc, 1);
168 1.1 jeremy DMACSR(sc) &= ~D_EN_DMA; /* Stop DMA */
169 1.1 jeremy DMACSR(sc) |= D_RESET; /* reset DMA */
170 1.1 jeremy DELAY(200); /* what should this be ? */
171 1.1 jeremy /*DMAWAIT1(sc); why was this here? */
172 1.1 jeremy DMACSR(sc) &= ~D_RESET; /* de-assert reset line */
173 1.1 jeremy DMACSR(sc) |= D_INT_EN; /* enable interrupts */
174 1.1 jeremy
175 1.1 jeremy sc->sc_active = 0; /* and of course we aren't */
176 1.1 jeremy }
177 1.1 jeremy
178 1.1 jeremy
179 1.1 jeremy void
180 1.1 jeremy dma_enintr(sc)
181 1.1 jeremy struct dma_softc *sc;
182 1.1 jeremy {
183 1.1 jeremy sc->sc_regs->csr |= D_INT_EN;
184 1.1 jeremy }
185 1.1 jeremy
186 1.1 jeremy int
187 1.1 jeremy dma_isintr(sc)
188 1.1 jeremy struct dma_softc *sc;
189 1.1 jeremy {
190 1.1 jeremy return (sc->sc_regs->csr & (D_INT_PEND|D_ERR_PEND));
191 1.1 jeremy }
192 1.1 jeremy
193 1.1 jeremy #define DMAMAX(a) (0x01000000 - ((a) & 0x00ffffff))
194 1.1 jeremy
195 1.1 jeremy
196 1.1 jeremy /*
197 1.1 jeremy * setup a dma transfer
198 1.1 jeremy */
199 1.1 jeremy int
200 1.1 jeremy dma_setup(sc, addr, len, datain, dmasize)
201 1.1 jeremy struct dma_softc *sc;
202 1.1 jeremy caddr_t *addr;
203 1.1 jeremy size_t *len;
204 1.1 jeremy int datain;
205 1.1 jeremy size_t *dmasize; /* IN-OUT */
206 1.1 jeremy {
207 1.1 jeremy u_long csr;
208 1.1 jeremy
209 1.1 jeremy DMA_DRAIN(sc, 0);
210 1.1 jeremy
211 1.1 jeremy #if 0
212 1.1 jeremy DMACSR(sc) &= ~D_INT_EN;
213 1.1 jeremy #endif
214 1.1 jeremy sc->sc_dmaaddr = addr;
215 1.1 jeremy sc->sc_dmalen = len;
216 1.1 jeremy
217 1.4 gwr NCR_DMA(("%s: start %d@%p,%d\n", sc->sc_dev.dv_xname,
218 1.1 jeremy *sc->sc_dmalen, *sc->sc_dmaaddr, datain ? 1 : 0));
219 1.1 jeremy
220 1.1 jeremy /*
221 1.1 jeremy * the rules say we cannot transfer more than the limit
222 1.1 jeremy * of this DMA chip (64k for old and 16Mb for new),
223 1.1 jeremy * and we cannot cross a 16Mb boundary.
224 1.1 jeremy */
225 1.1 jeremy *dmasize = sc->sc_dmasize =
226 1.1 jeremy min(*dmasize, DMAMAX((size_t) *sc->sc_dmaaddr));
227 1.1 jeremy
228 1.4 gwr NCR_DMA(("dma_setup: dmasize = %d\n", sc->sc_dmasize));
229 1.1 jeremy
230 1.1 jeremy /* Program the DMA address */
231 1.1 jeremy if (sc->sc_dmasize) {
232 1.1 jeremy /*
233 1.1 jeremy * Use dvma mapin routines to map the buffer into DVMA space.
234 1.1 jeremy */
235 1.1 jeremy sc->sc_dvmaaddr = *sc->sc_dmaaddr;
236 1.1 jeremy sc->sc_dvmakaddr = dvma_mapin(sc->sc_dvmaaddr,
237 1.4 gwr sc->sc_dmasize, 0);
238 1.1 jeremy if (sc->sc_dvmakaddr == NULL)
239 1.1 jeremy panic("dma: cannot allocate DVMA address");
240 1.1 jeremy sc->sc_dmasaddr = dvma_kvtopa(sc->sc_dvmakaddr, BUS_OBIO);
241 1.1 jeremy DMADDR(sc) = sc->sc_dmasaddr;
242 1.1 jeremy } else
243 1.1 jeremy DMADDR(sc) = (u_long) *sc->sc_dmaaddr;
244 1.1 jeremy
245 1.1 jeremy if (sc->sc_rev == DMAREV_ESC) {
246 1.1 jeremy /* DMA ESC chip bug work-around */
247 1.1 jeremy register long bcnt = sc->sc_dmasize;
248 1.1 jeremy register long eaddr = bcnt + (long)*sc->sc_dmaaddr;
249 1.1 jeremy if ((eaddr & PGOFSET) != 0)
250 1.1 jeremy bcnt = roundup(bcnt, NBPG);
251 1.1 jeremy DMACNT(sc) = bcnt;
252 1.1 jeremy }
253 1.1 jeremy /* Setup DMA control register */
254 1.1 jeremy csr = DMACSR(sc);
255 1.1 jeremy if (datain)
256 1.1 jeremy csr |= D_WRITE;
257 1.1 jeremy else
258 1.1 jeremy csr &= ~D_WRITE;
259 1.1 jeremy csr |= D_INT_EN;
260 1.1 jeremy DMACSR(sc) = csr;
261 1.1 jeremy
262 1.1 jeremy return 0;
263 1.1 jeremy }
264 1.1 jeremy
265 1.1 jeremy void
266 1.1 jeremy dma_go(sc)
267 1.1 jeremy struct dma_softc *sc;
268 1.1 jeremy {
269 1.1 jeremy
270 1.1 jeremy /* Start DMA */
271 1.1 jeremy DMACSR(sc) |= D_EN_DMA;
272 1.1 jeremy sc->sc_active = 1;
273 1.1 jeremy }
274 1.1 jeremy
275 1.1 jeremy /*
276 1.1 jeremy * Pseudo (chained) interrupt from the esp driver to kick the
277 1.1 jeremy * current running DMA transfer. I am replying on espintr() to
278 1.1 jeremy * pickup and clean errors for now
279 1.1 jeremy *
280 1.1 jeremy * return 1 if it was a DMA continue.
281 1.1 jeremy */
282 1.1 jeremy int
283 1.1 jeremy espdmaintr(sc)
284 1.1 jeremy struct dma_softc *sc;
285 1.1 jeremy {
286 1.4 gwr struct ncr53c9x_softc *nsc = sc->sc_esp;
287 1.1 jeremy char bits[64];
288 1.1 jeremy int trans, resid;
289 1.1 jeremy u_long csr;
290 1.1 jeremy csr = DMACSR(sc);
291 1.1 jeremy
292 1.7 gwr NCR_DMA(("%s: intr: addr 0x%x, csr %s\n",
293 1.4 gwr sc->sc_dev.dv_xname, DMADDR(sc),
294 1.4 gwr bitmask_snprintf(csr, DMACSRBITS, bits, sizeof(bits))));
295 1.1 jeremy
296 1.1 jeremy if (csr & D_ERR_PEND) {
297 1.1 jeremy DMACSR(sc) &= ~D_EN_DMA; /* Stop DMA */
298 1.1 jeremy DMACSR(sc) |= D_INVALIDATE;
299 1.1 jeremy printf("%s: error: csr=%s\n", sc->sc_dev.dv_xname,
300 1.1 jeremy bitmask_snprintf(csr, DMACSRBITS, bits, sizeof(bits)));
301 1.1 jeremy return -1;
302 1.1 jeremy }
303 1.1 jeremy
304 1.1 jeremy /* This is an "assertion" :) */
305 1.1 jeremy if (sc->sc_active == 0)
306 1.1 jeremy panic("dmaintr: DMA wasn't active");
307 1.1 jeremy
308 1.1 jeremy DMA_DRAIN(sc, 0);
309 1.1 jeremy
310 1.1 jeremy /* DMA has stopped */
311 1.1 jeremy DMACSR(sc) &= ~D_EN_DMA;
312 1.1 jeremy sc->sc_active = 0;
313 1.1 jeremy
314 1.1 jeremy if (sc->sc_dmasize == 0) {
315 1.1 jeremy /* A "Transfer Pad" operation completed */
316 1.4 gwr NCR_DMA(("dmaintr: discarded %d bytes (tcl=%d, tcm=%d)\n",
317 1.4 gwr NCR_READ_REG(nsc, NCR_TCL) |
318 1.4 gwr (NCR_READ_REG(nsc, NCR_TCM) << 8),
319 1.4 gwr NCR_READ_REG(nsc, NCR_TCL),
320 1.4 gwr NCR_READ_REG(nsc, NCR_TCM)));
321 1.1 jeremy return 0;
322 1.1 jeremy }
323 1.1 jeremy
324 1.1 jeremy resid = 0;
325 1.1 jeremy /*
326 1.1 jeremy * If a transfer onto the SCSI bus gets interrupted by the device
327 1.1 jeremy * (e.g. for a SAVEPOINTER message), the data in the FIFO counts
328 1.1 jeremy * as residual since the ESP counter registers get decremented as
329 1.1 jeremy * bytes are clocked into the FIFO.
330 1.1 jeremy */
331 1.1 jeremy if (!(csr & D_WRITE) &&
332 1.4 gwr (resid = (NCR_READ_REG(nsc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
333 1.4 gwr NCR_DMA(("dmaintr: empty esp FIFO of %d ", resid));
334 1.1 jeremy }
335 1.1 jeremy
336 1.4 gwr if ((nsc->sc_espstat & NCRSTAT_TC) == 0) {
337 1.1 jeremy /*
338 1.1 jeremy * `Terminal count' is off, so read the residue
339 1.1 jeremy * out of the ESP counter registers.
340 1.1 jeremy */
341 1.4 gwr resid += (NCR_READ_REG(nsc, NCR_TCL) |
342 1.4 gwr (NCR_READ_REG(nsc, NCR_TCM) << 8) |
343 1.4 gwr ((nsc->sc_cfg2 & NCRCFG2_FE)
344 1.4 gwr ? (NCR_READ_REG(nsc, NCR_TCH) << 16)
345 1.1 jeremy : 0));
346 1.1 jeremy
347 1.1 jeremy if (resid == 0 && sc->sc_dmasize == 65536 &&
348 1.4 gwr (nsc->sc_cfg2 & NCRCFG2_FE) == 0)
349 1.1 jeremy /* A transfer of 64K is encoded as `TCL=TCM=0' */
350 1.1 jeremy resid = 65536;
351 1.1 jeremy }
352 1.1 jeremy
353 1.1 jeremy trans = sc->sc_dmasize - resid;
354 1.1 jeremy if (trans < 0) { /* transferred < 0 ? */
355 1.5 jeremy #if 0
356 1.5 jeremy /*
357 1.5 jeremy * This situation can happen in perfectly normal operation
358 1.5 jeremy * if the ESP is reselected while using DMA to select
359 1.5 jeremy * another target. As such, don't print the warning.
360 1.5 jeremy */
361 1.1 jeremy printf("%s: xfer (%d) > req (%d)\n",
362 1.1 jeremy sc->sc_dev.dv_xname, trans, sc->sc_dmasize);
363 1.5 jeremy #endif
364 1.1 jeremy trans = sc->sc_dmasize;
365 1.1 jeremy }
366 1.1 jeremy
367 1.4 gwr NCR_DMA(("dmaintr: tcl=%d, tcm=%d, tch=%d; trans=%d, resid=%d\n",
368 1.4 gwr NCR_READ_REG(nsc, NCR_TCL),
369 1.4 gwr NCR_READ_REG(nsc, NCR_TCM),
370 1.4 gwr (nsc->sc_cfg2 & NCRCFG2_FE)
371 1.4 gwr ? NCR_READ_REG(nsc, NCR_TCH) : 0,
372 1.1 jeremy trans, resid));
373 1.1 jeremy
374 1.1 jeremy #ifdef SUN3X_470_EVENTUALLY
375 1.1 jeremy if (csr & D_WRITE)
376 1.1 jeremy cache_flush(*sc->sc_dmaaddr, trans);
377 1.1 jeremy #endif
378 1.1 jeremy
379 1.1 jeremy if (sc->sc_dvmakaddr)
380 1.1 jeremy dvma_mapout(sc->sc_dvmakaddr, sc->sc_dmasize);
381 1.1 jeremy
382 1.1 jeremy *sc->sc_dmalen -= trans;
383 1.1 jeremy *sc->sc_dmaaddr += trans;
384 1.1 jeremy
385 1.1 jeremy #if 0 /* this is not normal operation just yet */
386 1.1 jeremy if (*sc->sc_dmalen == 0 ||
387 1.4 gwr nsc->sc_phase != nsc->sc_prevphase)
388 1.1 jeremy return 0;
389 1.1 jeremy
390 1.1 jeremy /* and again */
391 1.1 jeremy dma_start(sc, sc->sc_dmaaddr, sc->sc_dmalen, DMACSR(sc) & D_WRITE);
392 1.1 jeremy return 1;
393 1.1 jeremy #endif
394 1.1 jeremy return 0;
395 1.1 jeremy }
396