esp.c revision 1.9 1 1.9 thorpej /* $NetBSD: esp.c,v 1.9 1998/11/19 21:49:46 thorpej Exp $ */
2 1.1 jeremy
3 1.3 gwr /*-
4 1.3 gwr * Copyright (c) 1997 The NetBSD Foundation, Inc.
5 1.3 gwr * All rights reserved.
6 1.1 jeremy *
7 1.3 gwr * This code is derived from software contributed to The NetBSD Foundation
8 1.3 gwr * by Jeremy Cooper and Gordon W. Ross
9 1.1 jeremy *
10 1.1 jeremy * Redistribution and use in source and binary forms, with or without
11 1.1 jeremy * modification, are permitted provided that the following conditions
12 1.1 jeremy * are met:
13 1.1 jeremy * 1. Redistributions of source code must retain the above copyright
14 1.1 jeremy * notice, this list of conditions and the following disclaimer.
15 1.1 jeremy * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 jeremy * notice, this list of conditions and the following disclaimer in the
17 1.1 jeremy * documentation and/or other materials provided with the distribution.
18 1.1 jeremy * 3. All advertising materials mentioning features or use of this software
19 1.1 jeremy * must display the following acknowledgement:
20 1.3 gwr * This product includes software developed by the NetBSD
21 1.3 gwr * Foundation, Inc. and its contributors.
22 1.3 gwr * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.3 gwr * contributors may be used to endorse or promote products derived
24 1.3 gwr * from this software without specific prior written permission.
25 1.1 jeremy *
26 1.3 gwr * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.3 gwr * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.3 gwr * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.3 gwr * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.3 gwr * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.3 gwr * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.3 gwr * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.3 gwr * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.3 gwr * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.3 gwr * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 jeremy * POSSIBILITY OF SUCH DAMAGE.
37 1.1 jeremy */
38 1.1 jeremy
39 1.1 jeremy /*
40 1.3 gwr * "Front end" glue for the ncr53c9x chip, formerly known as the
41 1.3 gwr * Emulex SCSI Processor (ESP) which is what we actually have.
42 1.1 jeremy */
43 1.1 jeremy
44 1.1 jeremy #include <sys/types.h>
45 1.1 jeremy #include <sys/param.h>
46 1.1 jeremy #include <sys/systm.h>
47 1.1 jeremy #include <sys/kernel.h>
48 1.1 jeremy #include <sys/errno.h>
49 1.1 jeremy #include <sys/ioctl.h>
50 1.1 jeremy #include <sys/device.h>
51 1.1 jeremy #include <sys/buf.h>
52 1.1 jeremy #include <sys/proc.h>
53 1.1 jeremy #include <sys/user.h>
54 1.1 jeremy #include <sys/queue.h>
55 1.1 jeremy #include <sys/malloc.h>
56 1.1 jeremy
57 1.5 bouyer #include <dev/scsipi/scsi_all.h>
58 1.5 bouyer #include <dev/scsipi/scsipi_all.h>
59 1.5 bouyer #include <dev/scsipi/scsiconf.h>
60 1.5 bouyer #include <dev/scsipi/scsi_message.h>
61 1.1 jeremy
62 1.1 jeremy #include <machine/autoconf.h>
63 1.3 gwr
64 1.3 gwr #include <dev/ic/ncr53c9xreg.h>
65 1.3 gwr #include <dev/ic/ncr53c9xvar.h>
66 1.3 gwr
67 1.7 gwr #include <sun3/dev/dmareg.h>
68 1.7 gwr #include <sun3/dev/dmavar.h>
69 1.1 jeremy
70 1.1 jeremy #define ESP_REG_SIZE (12*4)
71 1.1 jeremy #define ESP_DMA_OFF 0x1000
72 1.1 jeremy
73 1.3 gwr struct esp_softc {
74 1.3 gwr struct ncr53c9x_softc sc_ncr53c9x; /* glue to MI code */
75 1.3 gwr volatile u_char *sc_reg; /* the registers */
76 1.3 gwr struct dma_softc *sc_dma; /* pointer to my dma */
77 1.3 gwr };
78 1.1 jeremy
79 1.3 gwr static int espmatch __P((struct device *, struct cfdata *, void *));
80 1.3 gwr static void espattach __P((struct device *, struct device *, void *));
81 1.1 jeremy
82 1.1 jeremy struct cfattach esp_ca = {
83 1.1 jeremy sizeof(struct esp_softc), espmatch, espattach
84 1.1 jeremy };
85 1.1 jeremy
86 1.5 bouyer struct scsipi_device esp_dev = {
87 1.1 jeremy NULL, /* Use default error handler */
88 1.1 jeremy NULL, /* have a queue, served by this */
89 1.1 jeremy NULL, /* have no async handler */
90 1.1 jeremy NULL, /* Use default 'done' routine */
91 1.1 jeremy };
92 1.1 jeremy
93 1.3 gwr /*
94 1.3 gwr * Functions and the switch for the MI code.
95 1.3 gwr */
96 1.3 gwr u_char esp_read_reg __P((struct ncr53c9x_softc *, int));
97 1.3 gwr void esp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
98 1.3 gwr int esp_dma_isintr __P((struct ncr53c9x_softc *));
99 1.3 gwr void esp_dma_reset __P((struct ncr53c9x_softc *));
100 1.3 gwr int esp_dma_intr __P((struct ncr53c9x_softc *));
101 1.3 gwr int esp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
102 1.3 gwr size_t *, int, size_t *));
103 1.3 gwr void esp_dma_go __P((struct ncr53c9x_softc *));
104 1.3 gwr void esp_dma_stop __P((struct ncr53c9x_softc *));
105 1.3 gwr int esp_dma_isactive __P((struct ncr53c9x_softc *));
106 1.3 gwr
107 1.3 gwr static struct ncr53c9x_glue esp_glue = {
108 1.3 gwr esp_read_reg,
109 1.3 gwr esp_write_reg,
110 1.3 gwr esp_dma_isintr,
111 1.3 gwr esp_dma_reset,
112 1.3 gwr esp_dma_intr,
113 1.3 gwr esp_dma_setup,
114 1.3 gwr esp_dma_go,
115 1.3 gwr esp_dma_stop,
116 1.3 gwr esp_dma_isactive,
117 1.3 gwr NULL, /* gl_clear_latched_intr */
118 1.3 gwr };
119 1.3 gwr
120 1.4 jeremy extern int ncr53c9x_dmaselect; /* Used in dev/ic/ncr53c9x.c */
121 1.4 jeremy
122 1.3 gwr static int
123 1.1 jeremy espmatch(parent, cf, aux)
124 1.1 jeremy struct device *parent;
125 1.1 jeremy struct cfdata *cf;
126 1.1 jeremy void *aux;
127 1.1 jeremy {
128 1.1 jeremy struct confargs *ca = aux;
129 1.1 jeremy
130 1.1 jeremy /*
131 1.1 jeremy * Check for the DMA registers.
132 1.1 jeremy */
133 1.1 jeremy if (bus_peek(ca->ca_bustype,
134 1.1 jeremy ca->ca_paddr + ESP_DMA_OFF, 4) == -1)
135 1.1 jeremy return (0);
136 1.1 jeremy
137 1.1 jeremy /*
138 1.1 jeremy * Check for the esp registers.
139 1.1 jeremy */
140 1.1 jeremy if (bus_peek(ca->ca_bustype,
141 1.3 gwr ca->ca_paddr + (NCR_STAT * 4), 1) == -1)
142 1.1 jeremy return (0);
143 1.1 jeremy
144 1.1 jeremy /* If default ipl, fill it in. */
145 1.1 jeremy if (ca->ca_intpri == -1)
146 1.1 jeremy ca->ca_intpri = 2;
147 1.1 jeremy
148 1.1 jeremy return (1);
149 1.1 jeremy }
150 1.1 jeremy
151 1.1 jeremy /*
152 1.1 jeremy * Attach this instance, and then all the sub-devices
153 1.3 gwr *
154 1.3 gwr * In the SPARC port, the dma code used by the esp driver looks like
155 1.3 gwr * a separate driver, matched and attached by either the esp driver
156 1.3 gwr * or the bus attach function. However it's not completely separate
157 1.3 gwr * in that the sparc esp driver has to go look in dma_cd.cd_devs to
158 1.3 gwr * get the softc for the dma driver, and shares its softc, etc.
159 1.3 gwr *
160 1.3 gwr * The dma module could exist as a separate autoconfig entity, but
161 1.3 gwr * that really does not buy us anything, so why bother with that?
162 1.3 gwr * In the current sun3x port, the dma chip is treated as just an
163 1.3 gwr * extension of the esp driver because that is easier, and the esp
164 1.3 gwr * driver is the only one that uses the dma module.
165 1.1 jeremy */
166 1.3 gwr static void
167 1.1 jeremy espattach(parent, self, aux)
168 1.1 jeremy struct device *parent, *self;
169 1.1 jeremy void *aux;
170 1.1 jeremy {
171 1.1 jeremy register struct confargs *ca = aux;
172 1.3 gwr struct esp_softc *esc = (void *)self;
173 1.3 gwr struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
174 1.1 jeremy
175 1.1 jeremy /*
176 1.3 gwr * Set up glue for MI code early; we use some of it here.
177 1.1 jeremy */
178 1.3 gwr sc->sc_glue = &esp_glue;
179 1.3 gwr
180 1.3 gwr /*
181 1.3 gwr * Map in the ESP registers.
182 1.3 gwr */
183 1.3 gwr esc->sc_reg = (volatile u_char *)
184 1.1 jeremy bus_mapin(ca->ca_bustype, ca->ca_paddr, NBPG);
185 1.1 jeremy
186 1.3 gwr /* Other settings */
187 1.1 jeremy sc->sc_id = 7;
188 1.1 jeremy sc->sc_freq = 20; /* The 3/80 esp runs at 20 Mhz */
189 1.1 jeremy
190 1.1 jeremy /*
191 1.3 gwr * Hook up the DMA driver.
192 1.3 gwr * XXX - Would rather do this later, after the common
193 1.3 gwr * attach function is done printing its line so the DMA
194 1.3 gwr * module can print its revision, but the common attach
195 1.3 gwr * code needs this done first...
196 1.3 gwr * XXX - Move printf back to MD code?
197 1.3 gwr */
198 1.3 gwr esc->sc_dma = malloc(sizeof(struct dma_softc), M_DEVBUF, M_NOWAIT);
199 1.3 gwr if (esc->sc_dma == 0)
200 1.3 gwr panic("espattach: malloc dma_softc");
201 1.3 gwr bzero(esc->sc_dma, sizeof(struct dma_softc));
202 1.3 gwr esc->sc_dma->sc_esp = sc; /* Point back to us */
203 1.3 gwr esc->sc_dma->sc_regs = (struct dma_regs *)
204 1.3 gwr (esc->sc_reg + ESP_DMA_OFF);
205 1.3 gwr
206 1.3 gwr /*
207 1.3 gwr * Simulate an attach call here for compatibility with
208 1.3 gwr * the sparc dma.c module. It does not print anything.
209 1.3 gwr */
210 1.3 gwr dmaattach(self, (struct device *) esc->sc_dma, NULL);
211 1.3 gwr
212 1.3 gwr /*
213 1.3 gwr * XXX More of this should be in ncr53c9x_attach(), but
214 1.3 gwr * XXX should we really poke around the chip that much in
215 1.3 gwr * XXX the MI code? Think about this more...
216 1.3 gwr */
217 1.3 gwr
218 1.3 gwr /*
219 1.1 jeremy * It is necessary to try to load the 2nd config register here,
220 1.3 gwr * to find out what rev the esp chip is, else the ncr53c9x_reset
221 1.1 jeremy * will not set up the defaults correctly.
222 1.1 jeremy */
223 1.3 gwr sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
224 1.3 gwr sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_RPE;
225 1.3 gwr sc->sc_cfg3 = NCRCFG3_CDB;
226 1.3 gwr NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
227 1.3 gwr
228 1.3 gwr if ((NCR_READ_REG(sc, NCR_CFG2) & ~NCRCFG2_RSVD) !=
229 1.3 gwr (NCRCFG2_SCSI2 | NCRCFG2_RPE)) {
230 1.3 gwr sc->sc_rev = NCR_VARIANT_ESP100;
231 1.1 jeremy } else {
232 1.3 gwr sc->sc_cfg2 = NCRCFG2_SCSI2;
233 1.3 gwr NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
234 1.1 jeremy sc->sc_cfg3 = 0;
235 1.3 gwr NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
236 1.3 gwr sc->sc_cfg3 = (NCRCFG3_CDB | NCRCFG3_FCLK);
237 1.3 gwr NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
238 1.3 gwr if (NCR_READ_REG(sc, NCR_CFG3) !=
239 1.3 gwr (NCRCFG3_CDB | NCRCFG3_FCLK)) {
240 1.3 gwr sc->sc_rev = NCR_VARIANT_ESP100A;
241 1.1 jeremy } else {
242 1.3 gwr /* NCRCFG2_FE enables > 64K transfers */
243 1.3 gwr sc->sc_cfg2 |= NCRCFG2_FE;
244 1.1 jeremy sc->sc_cfg3 = 0;
245 1.3 gwr NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
246 1.3 gwr sc->sc_rev = NCR_VARIANT_ESP200;
247 1.1 jeremy }
248 1.1 jeremy }
249 1.1 jeremy
250 1.1 jeremy /*
251 1.3 gwr * XXX minsync and maxxfer _should_ be set up in MI code,
252 1.3 gwr * XXX but it appears to have some dependency on what sort
253 1.3 gwr * XXX of DMA we're hooked up to, etc.
254 1.1 jeremy */
255 1.1 jeremy
256 1.1 jeremy /*
257 1.1 jeremy * This is the value used to start sync negotiations
258 1.3 gwr * Note that the NCR register "SYNCTP" is programmed
259 1.1 jeremy * in "clocks per byte", and has a minimum value of 4.
260 1.1 jeremy * The SCSI period used in negotiation is one-fourth
261 1.1 jeremy * of the time (in nanoseconds) needed to transfer one byte.
262 1.1 jeremy * Since the chip's clock is given in MHz, we have the following
263 1.1 jeremy * formula: 4 * period = (1000 / freq) * 4
264 1.1 jeremy */
265 1.1 jeremy sc->sc_minsync = 1000 / sc->sc_freq;
266 1.1 jeremy
267 1.1 jeremy /*
268 1.1 jeremy * Alas, we must now modify the value a bit, because it's
269 1.1 jeremy * only valid when can switch on FASTCLK and FASTSCSI bits
270 1.1 jeremy * in config register 3...
271 1.1 jeremy */
272 1.1 jeremy switch (sc->sc_rev) {
273 1.3 gwr case NCR_VARIANT_ESP100:
274 1.3 gwr sc->sc_maxxfer = 64 * 1024;
275 1.1 jeremy sc->sc_minsync = 0; /* No synch on old chip? */
276 1.4 jeremy /* Avoid hardware bug by using DMA when selecting targets */
277 1.4 jeremy /* ncr53c9x_dmaselect = 1; */
278 1.1 jeremy break;
279 1.3 gwr
280 1.3 gwr case NCR_VARIANT_ESP100A:
281 1.1 jeremy sc->sc_maxxfer = 64 * 1024;
282 1.3 gwr /* Min clocks/byte is 5 */
283 1.3 gwr sc->sc_minsync = ncr53c9x_cpb2stp(sc, 5);
284 1.1 jeremy break;
285 1.3 gwr
286 1.3 gwr case NCR_VARIANT_ESP200:
287 1.1 jeremy sc->sc_maxxfer = 16 * 1024 * 1024;
288 1.1 jeremy /* XXX - do actually set FAST* bits */
289 1.3 gwr break;
290 1.1 jeremy }
291 1.1 jeremy
292 1.1 jeremy /* and the interuppts */
293 1.3 gwr isr_add_autovect((void*)ncr53c9x_intr, sc, ca->ca_intpri);
294 1.1 jeremy evcnt_attach(&sc->sc_dev, "intr", &sc->sc_intrcnt);
295 1.1 jeremy
296 1.3 gwr /* Do the common parts of attachment. */
297 1.9 thorpej sc->sc_adapter.scsipi_cmd = ncr53c9x_scsi_cmd;
298 1.9 thorpej sc->sc_adapter.scsipi_minphys = minphys;
299 1.9 thorpej ncr53c9x_attach(sc, &esp_dev);
300 1.1 jeremy }
301 1.1 jeremy
302 1.1 jeremy
303 1.1 jeremy /*
304 1.3 gwr * Glue functions.
305 1.1 jeremy */
306 1.1 jeremy
307 1.3 gwr u_char
308 1.3 gwr esp_read_reg(sc, reg)
309 1.3 gwr struct ncr53c9x_softc *sc;
310 1.3 gwr int reg;
311 1.1 jeremy {
312 1.3 gwr struct esp_softc *esc = (struct esp_softc *)sc;
313 1.1 jeremy
314 1.3 gwr return (esc->sc_reg[reg * 4]);
315 1.1 jeremy }
316 1.1 jeremy
317 1.1 jeremy void
318 1.3 gwr esp_write_reg(sc, reg, val)
319 1.3 gwr struct ncr53c9x_softc *sc;
320 1.3 gwr int reg;
321 1.3 gwr u_char val;
322 1.1 jeremy {
323 1.3 gwr struct esp_softc *esc = (struct esp_softc *)sc;
324 1.3 gwr u_char v = val;
325 1.1 jeremy
326 1.3 gwr esc->sc_reg[reg * 4] = v;
327 1.1 jeremy }
328 1.1 jeremy
329 1.3 gwr int
330 1.3 gwr esp_dma_isintr(sc)
331 1.3 gwr struct ncr53c9x_softc *sc;
332 1.1 jeremy {
333 1.3 gwr struct esp_softc *esc = (struct esp_softc *)sc;
334 1.1 jeremy
335 1.3 gwr return (dma_isintr(esc->sc_dma));
336 1.1 jeremy }
337 1.1 jeremy
338 1.1 jeremy void
339 1.3 gwr esp_dma_reset(sc)
340 1.3 gwr struct ncr53c9x_softc *sc;
341 1.1 jeremy {
342 1.3 gwr struct esp_softc *esc = (struct esp_softc *)sc;
343 1.1 jeremy
344 1.3 gwr dma_reset(esc->sc_dma);
345 1.1 jeremy }
346 1.1 jeremy
347 1.1 jeremy int
348 1.3 gwr esp_dma_intr(sc)
349 1.3 gwr struct ncr53c9x_softc *sc;
350 1.1 jeremy {
351 1.3 gwr struct esp_softc *esc = (struct esp_softc *)sc;
352 1.1 jeremy
353 1.3 gwr return (espdmaintr(esc->sc_dma));
354 1.1 jeremy }
355 1.1 jeremy
356 1.1 jeremy int
357 1.3 gwr esp_dma_setup(sc, addr, len, datain, dmasize)
358 1.3 gwr struct ncr53c9x_softc *sc;
359 1.3 gwr caddr_t *addr;
360 1.3 gwr size_t *len;
361 1.3 gwr int datain;
362 1.3 gwr size_t *dmasize;
363 1.1 jeremy {
364 1.3 gwr struct esp_softc *esc = (struct esp_softc *)sc;
365 1.1 jeremy
366 1.3 gwr return (dma_setup(esc->sc_dma, addr, len, datain, dmasize));
367 1.1 jeremy }
368 1.1 jeremy
369 1.1 jeremy void
370 1.3 gwr esp_dma_go(sc)
371 1.3 gwr struct ncr53c9x_softc *sc;
372 1.1 jeremy {
373 1.3 gwr struct esp_softc *esc = (struct esp_softc *)sc;
374 1.1 jeremy
375 1.3 gwr /* Start DMA */
376 1.3 gwr DMACSR(esc->sc_dma) |= D_EN_DMA;
377 1.3 gwr esc->sc_dma->sc_active = 1;
378 1.1 jeremy }
379 1.1 jeremy
380 1.1 jeremy void
381 1.3 gwr esp_dma_stop(sc)
382 1.3 gwr struct ncr53c9x_softc *sc;
383 1.1 jeremy {
384 1.3 gwr struct esp_softc *esc = (struct esp_softc *)sc;
385 1.1 jeremy
386 1.3 gwr DMACSR(esc->sc_dma) &= ~D_EN_DMA;
387 1.1 jeremy }
388 1.1 jeremy
389 1.1 jeremy int
390 1.3 gwr esp_dma_isactive(sc)
391 1.3 gwr struct ncr53c9x_softc *sc;
392 1.1 jeremy {
393 1.3 gwr struct esp_softc *esc = (struct esp_softc *)sc;
394 1.1 jeremy
395 1.3 gwr return (esc->sc_dma->sc_active);
396 1.1 jeremy }
397