Home | History | Annotate | Line # | Download | only in dev
memerr.c revision 1.9.2.1
      1  1.9.2.1       gwr /*	$NetBSD: memerr.c,v 1.9.2.1 1998/01/27 19:50:55 gwr Exp $ */
      2      1.1       gwr 
      3      1.1       gwr /*
      4      1.1       gwr  * Copyright (c) 1992, 1993
      5      1.1       gwr  *	The Regents of the University of California.  All rights reserved.
      6      1.1       gwr  *
      7      1.1       gwr  * This software was developed by the Computer Systems Engineering group
      8      1.1       gwr  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
      9      1.1       gwr  * contributed to Berkeley.
     10      1.1       gwr  *
     11      1.1       gwr  * All advertising materials mentioning features or use of this software
     12      1.1       gwr  * must display the following acknowledgement:
     13      1.1       gwr  *	This product includes software developed by the University of
     14      1.1       gwr  *	California, Lawrence Berkeley Laboratory.
     15      1.1       gwr  *
     16      1.1       gwr  * Redistribution and use in source and binary forms, with or without
     17      1.1       gwr  * modification, are permitted provided that the following conditions
     18      1.1       gwr  * are met:
     19      1.1       gwr  * 1. Redistributions of source code must retain the above copyright
     20      1.1       gwr  *    notice, this list of conditions and the following disclaimer.
     21      1.1       gwr  * 2. Redistributions in binary form must reproduce the above copyright
     22      1.1       gwr  *    notice, this list of conditions and the following disclaimer in the
     23      1.1       gwr  *    documentation and/or other materials provided with the distribution.
     24      1.1       gwr  * 3. All advertising materials mentioning features or use of this software
     25      1.1       gwr  *    must display the following acknowledgement:
     26      1.1       gwr  *	This product includes software developed by the University of
     27      1.1       gwr  *	California, Berkeley and its contributors.
     28      1.1       gwr  * 4. Neither the name of the University nor the names of its contributors
     29      1.1       gwr  *    may be used to endorse or promote products derived from this software
     30      1.1       gwr  *    without specific prior written permission.
     31      1.1       gwr  *
     32      1.1       gwr  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     33      1.1       gwr  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     34      1.1       gwr  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     35      1.1       gwr  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     36      1.1       gwr  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     37      1.1       gwr  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     38      1.1       gwr  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     39      1.1       gwr  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     40      1.1       gwr  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     41      1.1       gwr  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     42      1.1       gwr  * SUCH DAMAGE.
     43      1.1       gwr  *
     44      1.1       gwr  *	@(#)memreg.c	8.1 (Berkeley) 6/11/93
     45      1.1       gwr  */
     46      1.1       gwr 
     47      1.1       gwr #include <sys/param.h>
     48      1.1       gwr #include <sys/systm.h>
     49      1.1       gwr #include <sys/device.h>
     50      1.1       gwr 
     51      1.1       gwr #include <machine/autoconf.h>
     52      1.1       gwr #include <machine/cpu.h>
     53      1.7       gwr #include <machine/idprom.h>
     54      1.1       gwr #include <machine/pte.h>
     55      1.1       gwr 
     56  1.9.2.1       gwr #include <sun3/sun3/machdep.h>
     57      1.1       gwr #include <sun3/dev/memerr.h>
     58      1.1       gwr /* #include <sun3/dev/eccreg.h> - not yet */
     59      1.1       gwr 
     60      1.1       gwr #define	ME_PRI	7	/* Interrupt level (NMI) */
     61      1.1       gwr 
     62      1.1       gwr extern unsigned char cpu_machine_id;
     63      1.1       gwr 
     64      1.1       gwr enum memerr_type { ME_PAR = 0, ME_ECC = 1 };
     65      1.1       gwr 
     66      1.1       gwr struct memerr_softc {
     67      1.1       gwr 	struct device sc_dev;
     68      1.1       gwr 	struct memerr *sc_reg;
     69      1.1       gwr 	enum memerr_type sc_type;
     70      1.1       gwr 	char *sc_typename;	/* "Parity" or "ECC" */
     71      1.1       gwr 	char *sc_csrbits;	/* how to print csr bits */
     72      1.1       gwr 	/* XXX: counters? */
     73      1.1       gwr };
     74      1.1       gwr 
     75      1.7       gwr static int  memerr_match __P((struct device *, struct cfdata *, void *));
     76      1.1       gwr static void memerr_attach __P((struct device *, struct device *, void *));
     77      1.1       gwr static int  memerr_interrupt __P((void *));
     78      1.1       gwr static void memerr_correctable __P((struct memerr_softc *));
     79      1.1       gwr 
     80      1.1       gwr struct cfattach memerr_ca = {
     81      1.1       gwr 	sizeof(struct memerr_softc), memerr_match, memerr_attach
     82      1.1       gwr };
     83      1.1       gwr 
     84      1.1       gwr static int
     85      1.7       gwr memerr_match(parent, cf, args)
     86      1.1       gwr     struct device *parent;
     87      1.7       gwr     struct cfdata *cf;
     88      1.7       gwr     void *args;
     89      1.1       gwr {
     90      1.1       gwr 	struct confargs *ca = args;
     91      1.1       gwr 
     92      1.1       gwr 	/* This driver only supports one unit. */
     93      1.1       gwr 	if (cf->cf_unit != 0)
     94      1.1       gwr 		return (0);
     95      1.1       gwr 
     96      1.8       gwr 	/* Make sure there is something there... */
     97      1.5       gwr 	if (bus_peek(ca->ca_bustype, ca->ca_paddr, 1) == -1)
     98      1.1       gwr 		return (0);
     99      1.1       gwr 
    100      1.5       gwr 	/* Default interrupt priority. */
    101      1.5       gwr 	if (ca->ca_intpri == -1)
    102      1.5       gwr 		ca->ca_intpri = ME_PRI;
    103      1.5       gwr 
    104      1.5       gwr 	return (1);
    105      1.1       gwr }
    106      1.1       gwr 
    107      1.1       gwr static void
    108      1.1       gwr memerr_attach(parent, self, args)
    109      1.1       gwr 	struct device *parent;
    110      1.1       gwr 	struct device *self;
    111      1.1       gwr 	void *args;
    112      1.1       gwr {
    113      1.1       gwr 	struct memerr_softc *sc = (void *)self;
    114      1.1       gwr 	struct confargs *ca = args;
    115      1.1       gwr 	struct memerr *mer;
    116      1.1       gwr 
    117      1.1       gwr 	/*
    118      1.1       gwr 	 * Which type of memory subsystem do we have?
    119      1.1       gwr 	 */
    120      1.1       gwr 	switch (cpu_machine_id) {
    121      1.1       gwr 	case SUN3_MACH_160:		/* XXX: correct? */
    122      1.1       gwr 	case SUN3_MACH_260:
    123  1.9.2.1       gwr 	case SUN3X_MACH_470:
    124      1.1       gwr 		sc->sc_type = ME_ECC;
    125      1.1       gwr 		sc->sc_typename = "ECC";
    126      1.1       gwr 		sc->sc_csrbits = ME_ECC_STR;
    127      1.1       gwr 		break;
    128      1.1       gwr 
    129      1.1       gwr 	default:
    130      1.1       gwr 		sc->sc_type = ME_PAR;
    131      1.1       gwr 		sc->sc_typename = "Parity";
    132      1.1       gwr 		sc->sc_csrbits = ME_PAR_STR;
    133      1.1       gwr 		break;
    134      1.1       gwr 	}
    135      1.5       gwr 	printf(": (%s memory)\n", sc->sc_typename);
    136      1.1       gwr 
    137  1.9.2.1       gwr 	mer = bus_mapin(ca->ca_bustype, ca->ca_paddr, sizeof(*mer));
    138      1.5       gwr 	if (mer == NULL)
    139      1.5       gwr 		panic("memerr: can not map register");
    140      1.5       gwr 	sc->sc_reg = mer;
    141      1.1       gwr 
    142      1.1       gwr 	/* Install interrupt handler. */
    143      1.5       gwr 	isr_add_autovect(memerr_interrupt,
    144      1.5       gwr 		(void *)sc, ca->ca_intpri);
    145      1.1       gwr 
    146      1.1       gwr 	/* Enable error interrupt (and checking). */
    147      1.1       gwr 	if (sc->sc_type == ME_PAR)
    148      1.1       gwr 		mer->me_csr = ME_CSR_IENA | ME_PAR_CHECK;
    149      1.1       gwr 	else {
    150      1.1       gwr 		/*
    151      1.1       gwr 		 * XXX:  Some day, figure out how to decode
    152      1.1       gwr 		 * correctable errors and set ME_ECC_CE_ENA
    153      1.1       gwr 		 * here so we can log them...
    154      1.1       gwr 		 */
    155      1.2       gwr 		mer->me_csr = ME_CSR_IENA; /* | ME_ECC_CE_ENA */
    156      1.1       gwr 	}
    157      1.1       gwr }
    158      1.1       gwr 
    159      1.1       gwr /*****************************************************************
    160      1.1       gwr  * Functions for ECC memory
    161      1.1       gwr  *****************************************************************/
    162      1.1       gwr 
    163      1.1       gwr static int
    164      1.1       gwr memerr_interrupt(arg)
    165      1.1       gwr 	void *arg;
    166      1.1       gwr {
    167      1.1       gwr 	struct memerr_softc *sc = arg;
    168      1.1       gwr 	volatile struct memerr *me = sc->sc_reg;
    169      1.7       gwr 	u_char csr, ctx;
    170      1.1       gwr 	u_int pa, va;
    171      1.1       gwr 	int pte;
    172      1.6   thorpej 	char bits[64];
    173      1.1       gwr 
    174      1.1       gwr 	csr = me->me_csr;
    175      1.1       gwr 	if ((csr & ME_CSR_IPEND) == 0)
    176      1.1       gwr 		return (0);
    177      1.1       gwr 
    178      1.1       gwr 	va = me->me_vaddr;
    179      1.1       gwr  	ctx = (va >> 28) & 0xF;
    180      1.1       gwr 	va &= 0x0FFFffff;
    181      1.1       gwr 	pte = get_pte(va);
    182      1.1       gwr 	pa = PG_PA(pte);
    183      1.1       gwr 
    184      1.4  christos 	printf("\nMemory error on %s cycle!\n",
    185      1.1       gwr 		(ctx & 8) ? "DVMA" : "CPU");
    186      1.4  christos 	printf(" ctx=%d, vaddr=0x%x, paddr=0x%x\n",
    187      1.1       gwr 		   (ctx & 7), va, pa);
    188      1.6   thorpej 	printf(" csr=%s\n", bitmask_snprintf(csr, sc->sc_csrbits,
    189      1.6   thorpej 	    bits, sizeof(bits)));
    190      1.1       gwr 
    191      1.2       gwr 	/*
    192      1.2       gwr 	 * If we have parity-checked memory, there is
    193      1.2       gwr 	 * not much to be done.  Any error is fatal.
    194      1.2       gwr 	 */
    195      1.1       gwr 	if (sc->sc_type == ME_PAR) {
    196      1.2       gwr 		if (csr & ME_PAR_EMASK) {
    197      1.2       gwr 			/* Parity errors are fatal. */
    198      1.2       gwr 			goto die;
    199      1.2       gwr 		}
    200      1.2       gwr 		/* The IPEND bit was set, but no error bits. */
    201      1.2       gwr 		goto noerror;
    202      1.1       gwr 	}
    203      1.1       gwr 
    204      1.1       gwr 	/*
    205      1.1       gwr 	 * We have ECC memory.  More complicated...
    206      1.1       gwr 	 */
    207      1.1       gwr 	if (csr & (ME_ECC_WBTMO | ME_ECC_WBERR)) {
    208      1.4  christos 		printf(" write-back failed, pte=0x%x\n", pte);
    209      1.1       gwr 		goto die;
    210      1.1       gwr 	}
    211      1.1       gwr 	if (csr & ME_ECC_UE) {
    212      1.4  christos 		printf(" uncorrectable ECC error\n");
    213      1.1       gwr 		goto die;
    214      1.1       gwr 	}
    215      1.2       gwr 	if (csr & ME_ECC_CE) {
    216      1.2       gwr 		/* Just log this and continue. */
    217      1.1       gwr 		memerr_correctable(sc);
    218      1.2       gwr 		goto recover;
    219      1.2       gwr 	}
    220      1.2       gwr 	/* The IPEND bit was set, but no error bits. */
    221      1.2       gwr 	goto noerror;
    222      1.1       gwr 
    223      1.1       gwr die:
    224      1.1       gwr 	panic("all bets are off...");
    225      1.1       gwr 
    226      1.1       gwr noerror:
    227      1.4  christos 	printf("memerr: no error bits set?\n");
    228      1.1       gwr 
    229      1.1       gwr recover:
    230      1.1       gwr 	/* Clear the error by writing the address register. */
    231      1.1       gwr 	me->me_vaddr = 0;
    232      1.1       gwr 	return (1);
    233      1.1       gwr }
    234      1.1       gwr 
    235      1.1       gwr /*
    236      1.1       gwr  * Announce (and log) a correctable ECC error.
    237      1.1       gwr  * Need to look at the ECC syndrome register on
    238      1.1       gwr  * the memory board that caused the error...
    239      1.1       gwr  */
    240      1.1       gwr void
    241      1.1       gwr memerr_correctable(sc)
    242      1.1       gwr 	struct memerr_softc *sc;
    243      1.1       gwr {
    244      1.1       gwr 	/* XXX: Not yet... */
    245      1.1       gwr }
    246