Home | History | Annotate | Line # | Download | only in dev
sereg.h revision 1.5.104.1
      1  1.5.104.1  mjf /*	$NetBSD: sereg.h,v 1.5.104.1 2008/06/02 13:22:46 mjf Exp $	*/
      2        1.1  gwr 
      3        1.1  gwr /*-
      4        1.1  gwr  * Copyright (c) 1997 The NetBSD Foundation, Inc.
      5        1.1  gwr  * All rights reserved.
      6        1.1  gwr  *
      7        1.1  gwr  * This code is derived from software contributed to The NetBSD Foundation
      8        1.1  gwr  * by Gordon W. Ross.
      9        1.1  gwr  *
     10        1.1  gwr  * Redistribution and use in source and binary forms, with or without
     11        1.1  gwr  * modification, are permitted provided that the following conditions
     12        1.1  gwr  * are met:
     13        1.1  gwr  * 1. Redistributions of source code must retain the above copyright
     14        1.1  gwr  *    notice, this list of conditions and the following disclaimer.
     15        1.1  gwr  * 2. Redistributions in binary form must reproduce the above copyright
     16        1.1  gwr  *    notice, this list of conditions and the following disclaimer in the
     17        1.1  gwr  *    documentation and/or other materials provided with the distribution.
     18        1.1  gwr  *
     19        1.1  gwr  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20        1.1  gwr  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21        1.1  gwr  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22        1.1  gwr  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23        1.1  gwr  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24        1.1  gwr  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25        1.1  gwr  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26        1.1  gwr  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27        1.1  gwr  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28        1.1  gwr  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29        1.1  gwr  * POSSIBILITY OF SUCH DAMAGE.
     30        1.1  gwr  */
     31        1.1  gwr 
     32        1.1  gwr /*
     33        1.1  gwr  * Sun3/E SCSI/Ethernet board.  This is a VME board with some memory,
     34        1.1  gwr  * an Intel Ether, and an NCR5380 SCSI with a cheap DMA engine.
     35        1.1  gwr  */
     36        1.1  gwr 
     37        1.1  gwr /*****************************************************************
     38        1.1  gwr  * Register definitions for the SCSI portion.
     39        1.2  gwr  * (size=0x20)
     40        1.1  gwr  */
     41        1.1  gwr struct se_regs {
     42        1.1  gwr 	u_char			ncrregs[8];
     43        1.1  gwr 	u_short			unused1;
     44        1.1  gwr 	u_short			dma_addr;	/* DMA offset register	*/
     45        1.1  gwr 	u_short			unused2;
     46        1.1  gwr 	u_short			dma_cntr;	/* DMA count down register */
     47        1.2  gwr 	u_short			unused3[5];
     48        1.1  gwr 	u_short			se_csr;		/* control/status register */
     49        1.3  gwr 	u_short			unused4;
     50        1.3  gwr 	u_short			se_ivec;	/* interrupt vector	*/
     51        1.1  gwr };
     52        1.1  gwr 
     53        1.1  gwr /*
     54        1.1  gwr  * SCSI Control and Status Register.
     55        1.1  gwr  * Note:
     56        1.1  gwr  *	(ro) 	indicates bit is read only.
     57        1.1  gwr  *	(rw)	indicates bit is read or write.
     58        1.1  gwr  */
     59        1.1  gwr #define SE_CSR_SBC_IP		0x0200	/* (ro) sbc interrupt pending */
     60        1.5  wiz #define SE_CSR_SEND 		0x0008	/* (rw) DMA dir, 1=to device */
     61        1.1  gwr #define SE_CSR_INTR_EN		0x0004	/* (rw) interrupts enable */
     62        1.1  gwr #define	SE_CSR_VCC  		0x0002	/* (ro) power signal to the chip */
     63        1.1  gwr #define SE_CSR_SCSI_RES		0x0001	/* (rw) reset sbc and udc, 0=reset */
     64        1.1  gwr 
     65        1.1  gwr 
     66        1.1  gwr /*****************************************************************
     67        1.4  gwr  * Register definitions for the Ethernet portion.
     68        1.2  gwr  * (size=0x100)
     69        1.1  gwr  */
     70        1.1  gwr struct ie_regs {
     71        1.1  gwr 	u_short			ie_pad0;
     72        1.1  gwr 	u_short			ie_csr;
     73        1.3  gwr 	u_short			ie_pad1[7];
     74        1.3  gwr 	u_short			ie_ivec;	/* interrupt vector */
     75        1.1  gwr 	u_short			ie_pad3[128-10];
     76        1.1  gwr };
     77        1.1  gwr 
     78        1.1  gwr /*
     79        1.1  gwr  * Ether Control and Status Register.
     80        1.1  gwr  */
     81        1.1  gwr #define IE_CSR_RESET		0x8000	/* board reset */
     82        1.1  gwr #define IE_CSR_NOLOOP		0x4000	/* loopback disable */
     83        1.1  gwr #define IE_CSR_ATTEN		0x2000	/* channel attention */
     84        1.1  gwr #define IE_CSR_IENAB		0x1000	/* interrupt enable */
     85        1.1  gwr #define IE_CSR_IPEND		0x0100	/* interrupt pending */
     86        1.1  gwr 
     87        1.1  gwr 
     88        1.1  gwr /*****************************************************************
     89        1.1  gwr  * Register definitions for the entire SCSI/Ethernet board.
     90        1.2  gwr  * I had the impression that there were overlaps in this map,
     91        1.2  gwr  * which was the reason for existence of the "sebuf" driver.
     92        1.2  gwr  * Now it looks like the "sebuf" driver was unnecessary. XXX
     93        1.1  gwr  */
     94        1.1  gwr 
     95        1.2  gwr #define SE_NCRBUFSIZE	0x10000
     96        1.2  gwr #define SE_IEBUFSIZE	0x20000
     97        1.1  gwr struct sebuf_regs {
     98        1.1  gwr 	char	se_scsi_buf[SE_NCRBUFSIZE];
     99        1.1  gwr 	struct se_regs se_scsi_regs;
    100        1.2  gwr 	char	se_pad[0x10000 - 0x120];
    101        1.2  gwr 	struct ie_regs se_eth_regs;
    102        1.1  gwr 	char	se_eth_buf[SE_IEBUFSIZE];
    103        1.1  gwr };	/* 128KB total */
    104