si.c revision 1.34 1 1.34 gwr /* $NetBSD: si.c,v 1.34 1997/02/26 22:26:01 gwr Exp $ */
2 1.8 cgd
3 1.31 gwr /*-
4 1.31 gwr * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.1 glass * All rights reserved.
6 1.1 glass *
7 1.31 gwr * This code is derived from software contributed to The NetBSD Foundation
8 1.31 gwr * by Adam Glass, David Jones, and Gordon W. Ross.
9 1.31 gwr *
10 1.1 glass * Redistribution and use in source and binary forms, with or without
11 1.1 glass * modification, are permitted provided that the following conditions
12 1.1 glass * are met:
13 1.1 glass * 1. Redistributions of source code must retain the above copyright
14 1.1 glass * notice, this list of conditions and the following disclaimer.
15 1.1 glass * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 glass * notice, this list of conditions and the following disclaimer in the
17 1.1 glass * documentation and/or other materials provided with the distribution.
18 1.31 gwr * 3. All advertising materials mentioning features or use of this software
19 1.1 glass * must display the following acknowledgement:
20 1.31 gwr * This product includes software developed by the NetBSD
21 1.31 gwr * Foundation, Inc. and its contributors.
22 1.31 gwr * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.31 gwr * contributors may be used to endorse or promote products derived
24 1.31 gwr * from this software without specific prior written permission.
25 1.1 glass *
26 1.31 gwr * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.31 gwr * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.31 gwr * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.33 gwr * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.33 gwr * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.31 gwr * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.31 gwr * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.31 gwr * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.31 gwr * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.31 gwr * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.31 gwr * POSSIBILITY OF SUCH DAMAGE.
37 1.1 glass */
38 1.1 glass
39 1.24 gwr /*
40 1.24 gwr * This file contains only the machine-dependent parts of the
41 1.24 gwr * Sun3 SCSI driver. (Autoconfig stuff and DMA functions.)
42 1.24 gwr * The machine-independent parts are in ncr5380sbc.c
43 1.24 gwr *
44 1.24 gwr * Supported hardware includes:
45 1.24 gwr * Sun SCSI-3 on OBIO (Sun3/50,Sun3/60)
46 1.24 gwr * Sun SCSI-3 on VME (Sun3/160,Sun3/260)
47 1.24 gwr *
48 1.24 gwr * Could be made to support the Sun3/E if someone wanted to.
49 1.24 gwr *
50 1.24 gwr * Note: Both supported variants of the Sun SCSI-3 adapter have
51 1.24 gwr * some really unusual "features" for this driver to deal with,
52 1.24 gwr * generally related to the DMA engine. The OBIO variant will
53 1.24 gwr * ignore any attempt to write the FIFO count register while the
54 1.24 gwr * SCSI bus is in DATA_IN or DATA_OUT phase. This is dealt with
55 1.24 gwr * by setting the FIFO count early in COMMAND or MSG_IN phase.
56 1.24 gwr *
57 1.24 gwr * The VME variant has a bit to enable or disable the DMA engine,
58 1.24 gwr * but that bit also gates the interrupt line from the NCR5380!
59 1.24 gwr * Therefore, in order to get any interrupt from the 5380, (i.e.
60 1.24 gwr * for reselect) one must clear the DMA engine transfer count and
61 1.24 gwr * then enable DMA. This has the further complication that you
62 1.24 gwr * CAN NOT touch the NCR5380 while the DMA enable bit is set, so
63 1.24 gwr * we have to turn DMA back off before we even look at the 5380.
64 1.24 gwr *
65 1.24 gwr * What wonderfully whacky hardware this is!
66 1.24 gwr *
67 1.24 gwr * Credits, history:
68 1.24 gwr *
69 1.24 gwr * David Jones wrote the initial version of this module, which
70 1.24 gwr * included support for the VME adapter only. (no reselection).
71 1.24 gwr *
72 1.24 gwr * Gordon Ross added support for the OBIO adapter, and re-worked
73 1.24 gwr * both the VME and OBIO code to support disconnect/reselect.
74 1.24 gwr * (Required figuring out the hardware "features" noted above.)
75 1.24 gwr *
76 1.24 gwr * The autoconfiguration boilerplate came from Adam Glass.
77 1.24 gwr */
78 1.1 glass
79 1.1 glass #include <sys/param.h>
80 1.1 glass #include <sys/systm.h>
81 1.1 glass #include <sys/errno.h>
82 1.24 gwr #include <sys/kernel.h>
83 1.24 gwr #include <sys/malloc.h>
84 1.24 gwr #include <sys/device.h>
85 1.1 glass #include <sys/buf.h>
86 1.1 glass #include <sys/proc.h>
87 1.1 glass #include <sys/user.h>
88 1.24 gwr
89 1.24 gwr #include <scsi/scsi_all.h>
90 1.24 gwr #include <scsi/scsi_debug.h>
91 1.24 gwr #include <scsi/scsiconf.h>
92 1.1 glass
93 1.1 glass #include <machine/autoconf.h>
94 1.24 gwr #include <machine/dvma.h>
95 1.1 glass
96 1.24 gwr #define DEBUG XXX
97 1.24 gwr
98 1.24 gwr #include <dev/ic/ncr5380reg.h>
99 1.24 gwr #include <dev/ic/ncr5380var.h>
100 1.2 gwr
101 1.24 gwr #include "sireg.h"
102 1.24 gwr #include "sivar.h"
103 1.14 gwr
104 1.30 gwr /*
105 1.30 gwr * Transfers smaller than this are done using PIO
106 1.30 gwr * (on assumption they're not worth DMA overhead)
107 1.30 gwr */
108 1.30 gwr #define MIN_DMA_LEN 128
109 1.30 gwr
110 1.24 gwr int si_debug = 0;
111 1.14 gwr #ifdef DEBUG
112 1.24 gwr static int si_link_flags = 0 /* | SDEV_DB2 */ ;
113 1.14 gwr #endif
114 1.1 glass
115 1.24 gwr /* How long to wait for DMA before declaring an error. */
116 1.24 gwr int si_dma_intr_timo = 500; /* ticks (sec. X 100) */
117 1.1 glass
118 1.24 gwr static void si_minphys __P((struct buf *));
119 1.1 glass
120 1.24 gwr static struct scsi_adapter si_ops = {
121 1.1 glass ncr5380_scsi_cmd, /* scsi_cmd() */
122 1.24 gwr si_minphys, /* scsi_minphys() */
123 1.12 gwr NULL, /* open_target_lu() */
124 1.12 gwr NULL, /* close_target_lu() */
125 1.1 glass };
126 1.1 glass
127 1.1 glass /* This is copied from julian's bt driver */
128 1.1 glass /* "so we have a default dev struct for our link struct." */
129 1.24 gwr static struct scsi_device si_dev = {
130 1.1 glass NULL, /* Use default error handler. */
131 1.2 gwr NULL, /* Use default start handler. */
132 1.2 gwr NULL, /* Use default async handler. */
133 1.1 glass NULL, /* Use default "done" routine. */
134 1.1 glass };
135 1.1 glass
136 1.24 gwr /*
137 1.24 gwr * New-style autoconfig attachment. The cfattach
138 1.24 gwr * structures are in si_obio.c and si_vme.c
139 1.24 gwr */
140 1.1 glass
141 1.24 gwr struct cfdriver si_cd = {
142 1.24 gwr NULL, "si", DV_DULL
143 1.2 gwr };
144 1.1 glass
145 1.1 glass
146 1.24 gwr void
147 1.24 gwr si_attach(sc)
148 1.24 gwr struct si_softc *sc;
149 1.24 gwr {
150 1.24 gwr struct ncr5380_softc *ncr_sc = (void *)sc;
151 1.24 gwr volatile struct si_regs *regs = sc->sc_regs;
152 1.24 gwr int i;
153 1.30 gwr
154 1.30 gwr /*
155 1.30 gwr * Support the "options" (config file flags).
156 1.34 gwr * Disconnect/reselect is a per-target mask.
157 1.34 gwr * Interrupts and DMA are per-controller.
158 1.30 gwr */
159 1.34 gwr ncr_sc->sc_no_disconnect =
160 1.34 gwr (sc->sc_options & SI_NO_DISCONNECT);
161 1.34 gwr ncr_sc->sc_parity_disable =
162 1.34 gwr (sc->sc_options & SI_NO_PARITY_CHK) >> 8;
163 1.34 gwr if (sc->sc_options & SI_FORCE_POLLING)
164 1.30 gwr ncr_sc->sc_flags |= NCR5380_FORCE_POLLING;
165 1.34 gwr
166 1.30 gwr #if 1 /* XXX - Temporary */
167 1.30 gwr /* XXX - In case we think DMA is completely broken... */
168 1.34 gwr if (sc->sc_options & SI_DISABLE_DMA) {
169 1.30 gwr /* Override this function pointer. */
170 1.30 gwr ncr_sc->sc_dma_alloc = NULL;
171 1.30 gwr }
172 1.30 gwr #endif
173 1.30 gwr ncr_sc->sc_min_dma_len = MIN_DMA_LEN;
174 1.16 gwr
175 1.16 gwr /*
176 1.24 gwr * Fill in the prototype scsi_link.
177 1.16 gwr */
178 1.27 cgd ncr_sc->sc_link.channel = SCSI_CHANNEL_ONLY_ONE;
179 1.24 gwr ncr_sc->sc_link.adapter_softc = sc;
180 1.24 gwr ncr_sc->sc_link.adapter_target = 7;
181 1.24 gwr ncr_sc->sc_link.adapter = &si_ops;
182 1.24 gwr ncr_sc->sc_link.device = &si_dev;
183 1.13 gwr
184 1.24 gwr #ifdef DEBUG
185 1.24 gwr if (si_debug)
186 1.32 gwr printf("si: Set TheSoftC=%p TheRegs=%p\n", sc, regs);
187 1.24 gwr ncr_sc->sc_link.flags |= si_link_flags;
188 1.24 gwr #endif
189 1.1 glass
190 1.24 gwr /*
191 1.24 gwr * Initialize fields used by the MI code
192 1.24 gwr */
193 1.24 gwr ncr_sc->sci_r0 = ®s->sci.sci_r0;
194 1.24 gwr ncr_sc->sci_r1 = ®s->sci.sci_r1;
195 1.24 gwr ncr_sc->sci_r2 = ®s->sci.sci_r2;
196 1.24 gwr ncr_sc->sci_r3 = ®s->sci.sci_r3;
197 1.24 gwr ncr_sc->sci_r4 = ®s->sci.sci_r4;
198 1.24 gwr ncr_sc->sci_r5 = ®s->sci.sci_r5;
199 1.24 gwr ncr_sc->sci_r6 = ®s->sci.sci_r6;
200 1.24 gwr ncr_sc->sci_r7 = ®s->sci.sci_r7;
201 1.12 gwr
202 1.24 gwr /*
203 1.24 gwr * Allocate DMA handles.
204 1.24 gwr */
205 1.24 gwr i = SCI_OPENINGS * sizeof(struct si_dma_handle);
206 1.24 gwr sc->sc_dma = (struct si_dma_handle *)
207 1.24 gwr malloc(i, M_DEVBUF, M_WAITOK);
208 1.24 gwr if (sc->sc_dma == NULL)
209 1.24 gwr panic("si: dvma_malloc failed\n");
210 1.24 gwr for (i = 0; i < SCI_OPENINGS; i++)
211 1.24 gwr sc->sc_dma[i].dh_flags = 0;
212 1.12 gwr
213 1.12 gwr /*
214 1.24 gwr * Initialize si board itself.
215 1.12 gwr */
216 1.24 gwr si_reset_adapter(ncr_sc);
217 1.24 gwr ncr5380_init(ncr_sc);
218 1.24 gwr ncr5380_reset_scsibus(ncr_sc);
219 1.27 cgd config_found(&(ncr_sc->sc_dev), &(ncr_sc->sc_link), scsiprint);
220 1.1 glass }
221 1.1 glass
222 1.24 gwr static void
223 1.24 gwr si_minphys(struct buf *bp)
224 1.1 glass {
225 1.24 gwr if (bp->b_bcount > MAX_DMA_LEN) {
226 1.14 gwr #ifdef DEBUG
227 1.24 gwr if (si_debug) {
228 1.29 christos printf("si_minphys len = 0x%x.\n", bp->b_bcount);
229 1.24 gwr Debugger();
230 1.1 glass }
231 1.24 gwr #endif
232 1.24 gwr bp->b_bcount = MAX_DMA_LEN;
233 1.1 glass }
234 1.24 gwr return (minphys(bp));
235 1.1 glass }
236 1.1 glass
237 1.1 glass
238 1.24 gwr #define CSR_WANT (SI_CSR_SBC_IP | SI_CSR_DMA_IP | \
239 1.24 gwr SI_CSR_DMA_CONFLICT | SI_CSR_DMA_BUS_ERR )
240 1.24 gwr
241 1.24 gwr int
242 1.24 gwr si_intr(void *arg)
243 1.1 glass {
244 1.24 gwr struct si_softc *sc = arg;
245 1.24 gwr volatile struct si_regs *si = sc->sc_regs;
246 1.24 gwr int dma_error, claimed;
247 1.24 gwr u_short csr;
248 1.1 glass
249 1.24 gwr claimed = 0;
250 1.24 gwr dma_error = 0;
251 1.24 gwr
252 1.24 gwr /* SBC interrupt? DMA interrupt? */
253 1.24 gwr csr = si->si_csr;
254 1.24 gwr NCR_TRACE("si_intr: csr=0x%x\n", csr);
255 1.24 gwr
256 1.24 gwr if (csr & SI_CSR_DMA_CONFLICT) {
257 1.24 gwr dma_error |= SI_CSR_DMA_CONFLICT;
258 1.29 christos printf("si_intr: DMA conflict\n");
259 1.24 gwr }
260 1.24 gwr if (csr & SI_CSR_DMA_BUS_ERR) {
261 1.24 gwr dma_error |= SI_CSR_DMA_BUS_ERR;
262 1.29 christos printf("si_intr: DMA bus error\n");
263 1.24 gwr }
264 1.24 gwr if (dma_error) {
265 1.24 gwr if (sc->ncr_sc.sc_state & NCR_DOINGDMA)
266 1.24 gwr sc->ncr_sc.sc_state |= NCR_ABORTING;
267 1.24 gwr /* Make sure we will call the main isr. */
268 1.24 gwr csr |= SI_CSR_DMA_IP;
269 1.24 gwr }
270 1.24 gwr
271 1.24 gwr if (csr & (SI_CSR_SBC_IP | SI_CSR_DMA_IP)) {
272 1.24 gwr claimed = ncr5380_intr(&sc->ncr_sc);
273 1.24 gwr #ifdef DEBUG
274 1.24 gwr if (!claimed) {
275 1.29 christos printf("si_intr: spurious from SBC\n");
276 1.24 gwr if (si_debug & 4) {
277 1.24 gwr Debugger(); /* XXX */
278 1.24 gwr }
279 1.24 gwr }
280 1.2 gwr #endif
281 1.10 gwr }
282 1.14 gwr
283 1.24 gwr return (claimed);
284 1.1 glass }
285 1.1 glass
286 1.14 gwr
287 1.24 gwr void
288 1.24 gwr si_reset_adapter(struct ncr5380_softc *ncr_sc)
289 1.14 gwr {
290 1.24 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
291 1.17 gwr volatile struct si_regs *si = sc->sc_regs;
292 1.14 gwr
293 1.14 gwr #ifdef DEBUG
294 1.14 gwr if (si_debug) {
295 1.29 christos printf("si_reset_adapter\n");
296 1.14 gwr }
297 1.2 gwr #endif
298 1.14 gwr
299 1.24 gwr /*
300 1.24 gwr * The SCSI3 controller has an 8K FIFO to buffer data between the
301 1.24 gwr * 5380 and the DMA. Make sure it starts out empty.
302 1.24 gwr *
303 1.24 gwr * The reset bits in the CSR are active low.
304 1.24 gwr */
305 1.14 gwr si->si_csr = 0;
306 1.24 gwr delay(10);
307 1.24 gwr si->si_csr = SI_CSR_FIFO_RES | SI_CSR_SCSI_RES | SI_CSR_INTR_EN;
308 1.24 gwr delay(10);
309 1.17 gwr si->fifo_count = 0;
310 1.24 gwr
311 1.17 gwr if (sc->sc_adapter_type == BUS_VME16) {
312 1.17 gwr si->dma_addrh = 0;
313 1.17 gwr si->dma_addrl = 0;
314 1.17 gwr si->dma_counth = 0;
315 1.17 gwr si->dma_countl = 0;
316 1.24 gwr si->si_iv_am = sc->sc_adapter_iv_am;
317 1.24 gwr si->fifo_cnt_hi = 0;
318 1.17 gwr }
319 1.24 gwr
320 1.24 gwr SCI_CLR_INTR(ncr_sc);
321 1.1 glass }
322 1.1 glass
323 1.2 gwr
324 1.24 gwr /*****************************************************************
325 1.24 gwr * Common functions for DMA
326 1.24 gwr ****************************************************************/
327 1.1 glass
328 1.24 gwr /*
329 1.24 gwr * Allocate a DMA handle and put it in sc->sc_dma. Prepare
330 1.24 gwr * for DMA transfer. On the Sun3, this means mapping the buffer
331 1.24 gwr * into DVMA space. dvma_mapin() flushes the cache for us.
332 1.24 gwr */
333 1.24 gwr void
334 1.24 gwr si_dma_alloc(ncr_sc)
335 1.24 gwr struct ncr5380_softc *ncr_sc;
336 1.24 gwr {
337 1.24 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
338 1.24 gwr struct sci_req *sr = ncr_sc->sc_current;
339 1.24 gwr struct scsi_xfer *xs = sr->sr_xs;
340 1.24 gwr struct si_dma_handle *dh;
341 1.24 gwr int i, xlen;
342 1.24 gwr u_long addr;
343 1.1 glass
344 1.14 gwr #ifdef DIAGNOSTIC
345 1.24 gwr if (sr->sr_dma_hand != NULL)
346 1.24 gwr panic("si_dma_alloc: already have DMA handle");
347 1.14 gwr #endif
348 1.14 gwr
349 1.24 gwr addr = (u_long) ncr_sc->sc_dataptr;
350 1.24 gwr xlen = ncr_sc->sc_datalen;
351 1.13 gwr
352 1.24 gwr /* If the DMA start addr is misaligned then do PIO */
353 1.24 gwr if ((addr & 1) || (xlen & 1)) {
354 1.29 christos printf("si_dma_alloc: misaligned.\n");
355 1.24 gwr return;
356 1.1 glass }
357 1.1 glass
358 1.24 gwr /* Make sure our caller checked sc_min_dma_len. */
359 1.24 gwr if (xlen < MIN_DMA_LEN)
360 1.24 gwr panic("si_dma_alloc: xlen=0x%x\n", xlen);
361 1.14 gwr
362 1.24 gwr /*
363 1.24 gwr * Never attempt single transfers of more than 63k, because
364 1.24 gwr * our count register may be only 16 bits (an OBIO adapter).
365 1.24 gwr * This should never happen since already bounded by minphys().
366 1.24 gwr * XXX - Should just segment these...
367 1.24 gwr */
368 1.24 gwr if (xlen > MAX_DMA_LEN) {
369 1.29 christos printf("si_dma_alloc: excessive xlen=0x%x\n", xlen);
370 1.24 gwr Debugger();
371 1.24 gwr ncr_sc->sc_datalen = xlen = MAX_DMA_LEN;
372 1.24 gwr }
373 1.24 gwr
374 1.24 gwr /* Find free DMA handle. Guaranteed to find one since we have
375 1.24 gwr as many DMA handles as the driver has processes. */
376 1.24 gwr for (i = 0; i < SCI_OPENINGS; i++) {
377 1.24 gwr if ((sc->sc_dma[i].dh_flags & SIDH_BUSY) == 0)
378 1.24 gwr goto found;
379 1.24 gwr }
380 1.24 gwr panic("si: no free DMA handles.");
381 1.24 gwr found:
382 1.24 gwr
383 1.24 gwr dh = &sc->sc_dma[i];
384 1.24 gwr dh->dh_flags = SIDH_BUSY;
385 1.24 gwr dh->dh_addr = (u_char*) addr;
386 1.24 gwr dh->dh_maplen = xlen;
387 1.24 gwr dh->dh_dvma = 0;
388 1.24 gwr
389 1.24 gwr /* Copy the "write" flag for convenience. */
390 1.24 gwr if (xs->flags & SCSI_DATA_OUT)
391 1.24 gwr dh->dh_flags |= SIDH_OUT;
392 1.17 gwr
393 1.24 gwr #if 0
394 1.24 gwr /*
395 1.24 gwr * Some machines might not need to remap B_PHYS buffers.
396 1.24 gwr * The sun3 does not map B_PHYS buffers into DVMA space,
397 1.24 gwr * (they are mapped into normal KV space) so on the sun3
398 1.24 gwr * we must always remap to a DVMA address here. Re-map is
399 1.24 gwr * cheap anyway, because it's done by segments, not pages.
400 1.24 gwr */
401 1.24 gwr if (xs->bp && (xs->bp->b_flags & B_PHYS))
402 1.24 gwr dh->dh_flags |= SIDH_PHYS;
403 1.14 gwr #endif
404 1.17 gwr
405 1.24 gwr dh->dh_dvma = (u_long) dvma_mapin((char *)addr, xlen);
406 1.24 gwr if (!dh->dh_dvma) {
407 1.24 gwr /* Can't remap segment */
408 1.32 gwr printf("si_dma_alloc: can't remap %p/0x%x\n",
409 1.24 gwr dh->dh_addr, dh->dh_maplen);
410 1.24 gwr dh->dh_flags = 0;
411 1.24 gwr return;
412 1.14 gwr }
413 1.1 glass
414 1.24 gwr /* success */
415 1.24 gwr sr->sr_dma_hand = dh;
416 1.1 glass
417 1.24 gwr return;
418 1.1 glass }
419 1.1 glass
420 1.1 glass
421 1.24 gwr void
422 1.24 gwr si_dma_free(ncr_sc)
423 1.24 gwr struct ncr5380_softc *ncr_sc;
424 1.1 glass {
425 1.24 gwr struct sci_req *sr = ncr_sc->sc_current;
426 1.24 gwr struct si_dma_handle *dh = sr->sr_dma_hand;
427 1.1 glass
428 1.24 gwr #ifdef DIAGNOSTIC
429 1.24 gwr if (dh == NULL)
430 1.24 gwr panic("si_dma_free: no DMA handle");
431 1.24 gwr #endif
432 1.1 glass
433 1.24 gwr if (ncr_sc->sc_state & NCR_DOINGDMA)
434 1.24 gwr panic("si_dma_free: free while in progress");
435 1.1 glass
436 1.24 gwr if (dh->dh_flags & SIDH_BUSY) {
437 1.24 gwr /* XXX - Should separate allocation and mapping. */
438 1.24 gwr /* Give back the DVMA space. */
439 1.24 gwr dvma_mapout((caddr_t)dh->dh_dvma, dh->dh_maplen);
440 1.24 gwr dh->dh_dvma = 0;
441 1.24 gwr dh->dh_flags = 0;
442 1.1 glass }
443 1.24 gwr sr->sr_dma_hand = NULL;
444 1.1 glass }
445 1.1 glass
446 1.1 glass
447 1.25 gwr #define CSR_MASK (SI_CSR_SBC_IP | SI_CSR_DMA_IP | \
448 1.25 gwr SI_CSR_DMA_CONFLICT | SI_CSR_DMA_BUS_ERR)
449 1.25 gwr #define POLL_TIMO 50000 /* X100 = 5 sec. */
450 1.25 gwr
451 1.24 gwr /*
452 1.24 gwr * Poll (spin-wait) for DMA completion.
453 1.24 gwr * Called right after xx_dma_start(), and
454 1.24 gwr * xx_dma_stop() will be called next.
455 1.24 gwr * Same for either VME or OBIO.
456 1.24 gwr */
457 1.24 gwr void
458 1.24 gwr si_dma_poll(ncr_sc)
459 1.24 gwr struct ncr5380_softc *ncr_sc;
460 1.24 gwr {
461 1.24 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
462 1.24 gwr struct sci_req *sr = ncr_sc->sc_current;
463 1.24 gwr volatile struct si_regs *si = sc->sc_regs;
464 1.25 gwr int tmo;
465 1.1 glass
466 1.24 gwr /* Make sure DMA started successfully. */
467 1.24 gwr if (ncr_sc->sc_state & NCR_ABORTING)
468 1.24 gwr return;
469 1.1 glass
470 1.25 gwr /*
471 1.25 gwr * XXX: The Sun driver waits for ~SI_CSR_DMA_ACTIVE here
472 1.25 gwr * XXX: (on obio) or even worse (on vme) a 10mS. delay!
473 1.25 gwr * XXX: I really doubt that is necessary...
474 1.25 gwr */
475 1.1 glass
476 1.25 gwr /* Wait for any "dma complete" or error bits. */
477 1.25 gwr tmo = POLL_TIMO;
478 1.24 gwr for (;;) {
479 1.25 gwr if (si->si_csr & CSR_MASK)
480 1.24 gwr break;
481 1.24 gwr if (--tmo <= 0) {
482 1.29 christos printf("si: DMA timeout (while polling)\n");
483 1.24 gwr /* Indicate timeout as MI code would. */
484 1.24 gwr sr->sr_flags |= SR_OVERDUE;
485 1.24 gwr break;
486 1.1 glass }
487 1.24 gwr delay(100);
488 1.1 glass }
489 1.25 gwr NCR_TRACE("si_dma_poll: waited %d\n",
490 1.25 gwr POLL_TIMO - tmo);
491 1.1 glass
492 1.17 gwr #ifdef DEBUG
493 1.25 gwr if (si_debug & 2) {
494 1.29 christos printf("si_dma_poll: done, csr=0x%x\n", si->si_csr);
495 1.17 gwr }
496 1.17 gwr #endif
497 1.1 glass }
498 1.1 glass
499