si.c revision 1.61 1 1.61 tsutsui /* $NetBSD: si.c,v 1.61 2008/04/04 16:00:58 tsutsui Exp $ */
2 1.8 cgd
3 1.31 gwr /*-
4 1.31 gwr * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.1 glass * All rights reserved.
6 1.1 glass *
7 1.31 gwr * This code is derived from software contributed to The NetBSD Foundation
8 1.31 gwr * by Adam Glass, David Jones, and Gordon W. Ross.
9 1.31 gwr *
10 1.1 glass * Redistribution and use in source and binary forms, with or without
11 1.1 glass * modification, are permitted provided that the following conditions
12 1.1 glass * are met:
13 1.1 glass * 1. Redistributions of source code must retain the above copyright
14 1.1 glass * notice, this list of conditions and the following disclaimer.
15 1.1 glass * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 glass * notice, this list of conditions and the following disclaimer in the
17 1.1 glass * documentation and/or other materials provided with the distribution.
18 1.31 gwr * 3. All advertising materials mentioning features or use of this software
19 1.1 glass * must display the following acknowledgement:
20 1.31 gwr * This product includes software developed by the NetBSD
21 1.31 gwr * Foundation, Inc. and its contributors.
22 1.31 gwr * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.31 gwr * contributors may be used to endorse or promote products derived
24 1.31 gwr * from this software without specific prior written permission.
25 1.1 glass *
26 1.31 gwr * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.31 gwr * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.31 gwr * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.33 gwr * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.33 gwr * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.31 gwr * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.31 gwr * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.31 gwr * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.31 gwr * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.31 gwr * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.31 gwr * POSSIBILITY OF SUCH DAMAGE.
37 1.1 glass */
38 1.1 glass
39 1.24 gwr /*
40 1.24 gwr * This file contains only the machine-dependent parts of the
41 1.24 gwr * Sun3 SCSI driver. (Autoconfig stuff and DMA functions.)
42 1.24 gwr * The machine-independent parts are in ncr5380sbc.c
43 1.24 gwr *
44 1.24 gwr * Supported hardware includes:
45 1.24 gwr * Sun SCSI-3 on OBIO (Sun3/50,Sun3/60)
46 1.24 gwr * Sun SCSI-3 on VME (Sun3/160,Sun3/260)
47 1.24 gwr *
48 1.24 gwr * Could be made to support the Sun3/E if someone wanted to.
49 1.24 gwr *
50 1.24 gwr * Note: Both supported variants of the Sun SCSI-3 adapter have
51 1.24 gwr * some really unusual "features" for this driver to deal with,
52 1.24 gwr * generally related to the DMA engine. The OBIO variant will
53 1.24 gwr * ignore any attempt to write the FIFO count register while the
54 1.24 gwr * SCSI bus is in DATA_IN or DATA_OUT phase. This is dealt with
55 1.24 gwr * by setting the FIFO count early in COMMAND or MSG_IN phase.
56 1.24 gwr *
57 1.24 gwr * The VME variant has a bit to enable or disable the DMA engine,
58 1.24 gwr * but that bit also gates the interrupt line from the NCR5380!
59 1.24 gwr * Therefore, in order to get any interrupt from the 5380, (i.e.
60 1.24 gwr * for reselect) one must clear the DMA engine transfer count and
61 1.24 gwr * then enable DMA. This has the further complication that you
62 1.24 gwr * CAN NOT touch the NCR5380 while the DMA enable bit is set, so
63 1.24 gwr * we have to turn DMA back off before we even look at the 5380.
64 1.24 gwr *
65 1.24 gwr * What wonderfully whacky hardware this is!
66 1.24 gwr *
67 1.24 gwr * Credits, history:
68 1.24 gwr *
69 1.24 gwr * David Jones wrote the initial version of this module, which
70 1.24 gwr * included support for the VME adapter only. (no reselection).
71 1.24 gwr *
72 1.24 gwr * Gordon Ross added support for the OBIO adapter, and re-worked
73 1.24 gwr * both the VME and OBIO code to support disconnect/reselect.
74 1.24 gwr * (Required figuring out the hardware "features" noted above.)
75 1.24 gwr *
76 1.24 gwr * The autoconfiguration boilerplate came from Adam Glass.
77 1.24 gwr */
78 1.54 lukem
79 1.54 lukem #include <sys/cdefs.h>
80 1.61 tsutsui __KERNEL_RCSID(0, "$NetBSD: si.c,v 1.61 2008/04/04 16:00:58 tsutsui Exp $");
81 1.1 glass
82 1.1 glass #include <sys/param.h>
83 1.1 glass #include <sys/systm.h>
84 1.1 glass #include <sys/errno.h>
85 1.24 gwr #include <sys/kernel.h>
86 1.24 gwr #include <sys/malloc.h>
87 1.24 gwr #include <sys/device.h>
88 1.1 glass #include <sys/buf.h>
89 1.1 glass #include <sys/proc.h>
90 1.1 glass #include <sys/user.h>
91 1.24 gwr
92 1.36 bouyer #include <dev/scsipi/scsi_all.h>
93 1.36 bouyer #include <dev/scsipi/scsipi_all.h>
94 1.36 bouyer #include <dev/scsipi/scsipi_debug.h>
95 1.36 bouyer #include <dev/scsipi/scsiconf.h>
96 1.1 glass
97 1.1 glass #include <machine/autoconf.h>
98 1.58 tsutsui #include <machine/bus.h>
99 1.24 gwr #include <machine/dvma.h>
100 1.1 glass
101 1.38 gwr /* #define DEBUG XXX */
102 1.24 gwr
103 1.24 gwr #include <dev/ic/ncr5380reg.h>
104 1.24 gwr #include <dev/ic/ncr5380var.h>
105 1.2 gwr
106 1.24 gwr #include "sireg.h"
107 1.24 gwr #include "sivar.h"
108 1.14 gwr
109 1.30 gwr /*
110 1.30 gwr * Transfers smaller than this are done using PIO
111 1.30 gwr * (on assumption they're not worth DMA overhead)
112 1.30 gwr */
113 1.30 gwr #define MIN_DMA_LEN 128
114 1.30 gwr
115 1.24 gwr int si_debug = 0;
116 1.14 gwr #ifdef DEBUG
117 1.14 gwr #endif
118 1.1 glass
119 1.24 gwr /* How long to wait for DMA before declaring an error. */
120 1.24 gwr int si_dma_intr_timo = 500; /* ticks (sec. X 100) */
121 1.1 glass
122 1.56 chs static void si_minphys(struct buf *);
123 1.1 glass
124 1.24 gwr /*
125 1.24 gwr * New-style autoconfig attachment. The cfattach
126 1.24 gwr * structures are in si_obio.c and si_vme.c
127 1.24 gwr */
128 1.1 glass
129 1.56 chs void
130 1.56 chs si_attach(struct si_softc *sc)
131 1.24 gwr {
132 1.61 tsutsui struct ncr5380_softc *ncr_sc = &sc->ncr_sc;
133 1.24 gwr volatile struct si_regs *regs = sc->sc_regs;
134 1.24 gwr int i;
135 1.30 gwr
136 1.30 gwr /*
137 1.30 gwr * Support the "options" (config file flags).
138 1.34 gwr * Disconnect/reselect is a per-target mask.
139 1.34 gwr * Interrupts and DMA are per-controller.
140 1.30 gwr */
141 1.34 gwr ncr_sc->sc_no_disconnect =
142 1.61 tsutsui (sc->sc_options & SI_NO_DISCONNECT);
143 1.34 gwr ncr_sc->sc_parity_disable =
144 1.61 tsutsui (sc->sc_options & SI_NO_PARITY_CHK) >> 8;
145 1.34 gwr if (sc->sc_options & SI_FORCE_POLLING)
146 1.30 gwr ncr_sc->sc_flags |= NCR5380_FORCE_POLLING;
147 1.34 gwr
148 1.30 gwr #if 1 /* XXX - Temporary */
149 1.30 gwr /* XXX - In case we think DMA is completely broken... */
150 1.34 gwr if (sc->sc_options & SI_DISABLE_DMA) {
151 1.30 gwr /* Override this function pointer. */
152 1.30 gwr ncr_sc->sc_dma_alloc = NULL;
153 1.30 gwr }
154 1.30 gwr #endif
155 1.30 gwr ncr_sc->sc_min_dma_len = MIN_DMA_LEN;
156 1.16 gwr
157 1.24 gwr /*
158 1.24 gwr * Initialize fields used by the MI code
159 1.24 gwr */
160 1.24 gwr ncr_sc->sci_r0 = ®s->sci.sci_r0;
161 1.24 gwr ncr_sc->sci_r1 = ®s->sci.sci_r1;
162 1.24 gwr ncr_sc->sci_r2 = ®s->sci.sci_r2;
163 1.24 gwr ncr_sc->sci_r3 = ®s->sci.sci_r3;
164 1.24 gwr ncr_sc->sci_r4 = ®s->sci.sci_r4;
165 1.24 gwr ncr_sc->sci_r5 = ®s->sci.sci_r5;
166 1.24 gwr ncr_sc->sci_r6 = ®s->sci.sci_r6;
167 1.24 gwr ncr_sc->sci_r7 = ®s->sci.sci_r7;
168 1.48 tsutsui
169 1.48 tsutsui ncr_sc->sc_rev = NCR_VARIANT_NCR5380;
170 1.12 gwr
171 1.24 gwr /*
172 1.24 gwr * Allocate DMA handles.
173 1.24 gwr */
174 1.24 gwr i = SCI_OPENINGS * sizeof(struct si_dma_handle);
175 1.24 gwr sc->sc_dma = (struct si_dma_handle *)
176 1.24 gwr malloc(i, M_DEVBUF, M_WAITOK);
177 1.24 gwr if (sc->sc_dma == NULL)
178 1.51 provos panic("si: dvma_malloc failed");
179 1.24 gwr for (i = 0; i < SCI_OPENINGS; i++)
180 1.24 gwr sc->sc_dma[i].dh_flags = 0;
181 1.12 gwr
182 1.50 bouyer ncr_sc->sc_channel.chan_id = 7;
183 1.50 bouyer ncr_sc->sc_adapter.adapt_minphys = si_minphys;
184 1.47 mycroft
185 1.12 gwr /*
186 1.24 gwr * Initialize si board itself.
187 1.12 gwr */
188 1.47 mycroft ncr5380_attach(ncr_sc);
189 1.1 glass }
190 1.1 glass
191 1.24 gwr static void
192 1.24 gwr si_minphys(struct buf *bp)
193 1.1 glass {
194 1.61 tsutsui
195 1.24 gwr if (bp->b_bcount > MAX_DMA_LEN) {
196 1.14 gwr #ifdef DEBUG
197 1.24 gwr if (si_debug) {
198 1.61 tsutsui printf("%s len = 0x%x.\n", __func__, bp->b_bcount);
199 1.24 gwr Debugger();
200 1.1 glass }
201 1.24 gwr #endif
202 1.24 gwr bp->b_bcount = MAX_DMA_LEN;
203 1.1 glass }
204 1.52 kristerw minphys(bp);
205 1.1 glass }
206 1.1 glass
207 1.1 glass
208 1.24 gwr #define CSR_WANT (SI_CSR_SBC_IP | SI_CSR_DMA_IP | \
209 1.24 gwr SI_CSR_DMA_CONFLICT | SI_CSR_DMA_BUS_ERR )
210 1.24 gwr
211 1.24 gwr int
212 1.24 gwr si_intr(void *arg)
213 1.1 glass {
214 1.24 gwr struct si_softc *sc = arg;
215 1.24 gwr volatile struct si_regs *si = sc->sc_regs;
216 1.24 gwr int dma_error, claimed;
217 1.24 gwr u_short csr;
218 1.1 glass
219 1.24 gwr claimed = 0;
220 1.24 gwr dma_error = 0;
221 1.24 gwr
222 1.24 gwr /* SBC interrupt? DMA interrupt? */
223 1.24 gwr csr = si->si_csr;
224 1.24 gwr NCR_TRACE("si_intr: csr=0x%x\n", csr);
225 1.24 gwr
226 1.24 gwr if (csr & SI_CSR_DMA_CONFLICT) {
227 1.24 gwr dma_error |= SI_CSR_DMA_CONFLICT;
228 1.61 tsutsui printf("%s: DMA conflict\n", __func__);
229 1.24 gwr }
230 1.24 gwr if (csr & SI_CSR_DMA_BUS_ERR) {
231 1.24 gwr dma_error |= SI_CSR_DMA_BUS_ERR;
232 1.61 tsutsui printf("%s: DMA bus error\n", __func__);
233 1.24 gwr }
234 1.24 gwr if (dma_error) {
235 1.24 gwr if (sc->ncr_sc.sc_state & NCR_DOINGDMA)
236 1.24 gwr sc->ncr_sc.sc_state |= NCR_ABORTING;
237 1.24 gwr /* Make sure we will call the main isr. */
238 1.24 gwr csr |= SI_CSR_DMA_IP;
239 1.24 gwr }
240 1.24 gwr
241 1.24 gwr if (csr & (SI_CSR_SBC_IP | SI_CSR_DMA_IP)) {
242 1.24 gwr claimed = ncr5380_intr(&sc->ncr_sc);
243 1.24 gwr #ifdef DEBUG
244 1.24 gwr if (!claimed) {
245 1.61 tsutsui printf("%s: spurious from SBC\n", __func__);
246 1.44 jdolecek if (si_debug & 4)
247 1.24 gwr Debugger(); /* XXX */
248 1.24 gwr }
249 1.2 gwr #endif
250 1.35 gwr /* Yes, we DID cause this interrupt. */
251 1.35 gwr claimed = 1;
252 1.10 gwr }
253 1.14 gwr
254 1.61 tsutsui return claimed;
255 1.1 glass }
256 1.1 glass
257 1.14 gwr
258 1.24 gwr /*****************************************************************
259 1.24 gwr * Common functions for DMA
260 1.24 gwr ****************************************************************/
261 1.1 glass
262 1.24 gwr /*
263 1.24 gwr * Allocate a DMA handle and put it in sc->sc_dma. Prepare
264 1.24 gwr * for DMA transfer. On the Sun3, this means mapping the buffer
265 1.24 gwr * into DVMA space. dvma_mapin() flushes the cache for us.
266 1.24 gwr */
267 1.56 chs void
268 1.56 chs si_dma_alloc(struct ncr5380_softc *ncr_sc)
269 1.24 gwr {
270 1.24 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
271 1.24 gwr struct sci_req *sr = ncr_sc->sc_current;
272 1.36 bouyer struct scsipi_xfer *xs = sr->sr_xs;
273 1.24 gwr struct si_dma_handle *dh;
274 1.24 gwr int i, xlen;
275 1.58 tsutsui void *addr;
276 1.1 glass
277 1.14 gwr #ifdef DIAGNOSTIC
278 1.24 gwr if (sr->sr_dma_hand != NULL)
279 1.61 tsutsui panic("%s: already have DMA handle", __func__);
280 1.14 gwr #endif
281 1.14 gwr
282 1.58 tsutsui addr = ncr_sc->sc_dataptr;
283 1.24 gwr xlen = ncr_sc->sc_datalen;
284 1.13 gwr
285 1.24 gwr /* If the DMA start addr is misaligned then do PIO */
286 1.58 tsutsui if (((vaddr_t)addr & 1) || (xlen & 1)) {
287 1.61 tsutsui printf("%s: misaligned.\n", __func__);
288 1.24 gwr return;
289 1.1 glass }
290 1.1 glass
291 1.24 gwr /* Make sure our caller checked sc_min_dma_len. */
292 1.24 gwr if (xlen < MIN_DMA_LEN)
293 1.61 tsutsui panic("%s: xlen=0x%x", __func__, xlen);
294 1.14 gwr
295 1.24 gwr /*
296 1.24 gwr * Never attempt single transfers of more than 63k, because
297 1.24 gwr * our count register may be only 16 bits (an OBIO adapter).
298 1.24 gwr * This should never happen since already bounded by minphys().
299 1.24 gwr * XXX - Should just segment these...
300 1.24 gwr */
301 1.24 gwr if (xlen > MAX_DMA_LEN) {
302 1.61 tsutsui printf("%s: excessive xlen=0x%x\n", __func__, xlen);
303 1.24 gwr Debugger();
304 1.24 gwr ncr_sc->sc_datalen = xlen = MAX_DMA_LEN;
305 1.24 gwr }
306 1.24 gwr
307 1.24 gwr /* Find free DMA handle. Guaranteed to find one since we have
308 1.24 gwr as many DMA handles as the driver has processes. */
309 1.24 gwr for (i = 0; i < SCI_OPENINGS; i++) {
310 1.24 gwr if ((sc->sc_dma[i].dh_flags & SIDH_BUSY) == 0)
311 1.24 gwr goto found;
312 1.24 gwr }
313 1.24 gwr panic("si: no free DMA handles.");
314 1.24 gwr found:
315 1.24 gwr
316 1.24 gwr dh = &sc->sc_dma[i];
317 1.24 gwr dh->dh_flags = SIDH_BUSY;
318 1.58 tsutsui
319 1.58 tsutsui if (bus_dmamap_load(sc->sc_dmat, sc->sc_dmap, addr, xlen, NULL,
320 1.58 tsutsui BUS_DMA_NOWAIT) != 0)
321 1.61 tsutsui panic("%s: can't load dmamap", device_xname(ncr_sc->sc_dev));
322 1.59 tsutsui dh->dh_dmaaddr = sc->sc_dmap->dm_segs[0].ds_addr;
323 1.58 tsutsui dh->dh_dmalen = xlen;
324 1.24 gwr
325 1.24 gwr /* Copy the "write" flag for convenience. */
326 1.45 jdolecek if (xs->xs_control & XS_CTL_DATA_OUT)
327 1.24 gwr dh->dh_flags |= SIDH_OUT;
328 1.17 gwr
329 1.58 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, dh->dh_dmalen,
330 1.58 tsutsui (dh->dh_flags & SIDH_OUT) == 0 ?
331 1.58 tsutsui BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
332 1.58 tsutsui
333 1.24 gwr #if 0
334 1.24 gwr /*
335 1.24 gwr * Some machines might not need to remap B_PHYS buffers.
336 1.24 gwr * The sun3 does not map B_PHYS buffers into DVMA space,
337 1.24 gwr * (they are mapped into normal KV space) so on the sun3
338 1.24 gwr * we must always remap to a DVMA address here. Re-map is
339 1.24 gwr * cheap anyway, because it's done by segments, not pages.
340 1.24 gwr */
341 1.24 gwr if (xs->bp && (xs->bp->b_flags & B_PHYS))
342 1.24 gwr dh->dh_flags |= SIDH_PHYS;
343 1.14 gwr #endif
344 1.17 gwr
345 1.24 gwr /* success */
346 1.24 gwr sr->sr_dma_hand = dh;
347 1.1 glass
348 1.24 gwr return;
349 1.1 glass }
350 1.1 glass
351 1.1 glass
352 1.56 chs void
353 1.56 chs si_dma_free(struct ncr5380_softc *ncr_sc)
354 1.1 glass {
355 1.58 tsutsui struct si_softc *sc = (struct si_softc *)ncr_sc;
356 1.24 gwr struct sci_req *sr = ncr_sc->sc_current;
357 1.24 gwr struct si_dma_handle *dh = sr->sr_dma_hand;
358 1.1 glass
359 1.24 gwr #ifdef DIAGNOSTIC
360 1.24 gwr if (dh == NULL)
361 1.61 tsutsui panic("%s: no DMA handle", __func__);
362 1.24 gwr #endif
363 1.1 glass
364 1.24 gwr if (ncr_sc->sc_state & NCR_DOINGDMA)
365 1.61 tsutsui panic("%s: free while in progress", __func__);
366 1.1 glass
367 1.24 gwr if (dh->dh_flags & SIDH_BUSY) {
368 1.58 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap, 0, dh->dh_dmalen,
369 1.58 tsutsui (dh->dh_flags & SIDH_OUT) == 0 ?
370 1.58 tsutsui BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
371 1.58 tsutsui bus_dmamap_unload(sc->sc_dmat, sc->sc_dmap);
372 1.58 tsutsui dh->dh_dmaaddr = 0;
373 1.24 gwr dh->dh_flags = 0;
374 1.1 glass }
375 1.24 gwr sr->sr_dma_hand = NULL;
376 1.1 glass }
377 1.1 glass
378 1.1 glass
379 1.25 gwr #define CSR_MASK (SI_CSR_SBC_IP | SI_CSR_DMA_IP | \
380 1.25 gwr SI_CSR_DMA_CONFLICT | SI_CSR_DMA_BUS_ERR)
381 1.25 gwr #define POLL_TIMO 50000 /* X100 = 5 sec. */
382 1.25 gwr
383 1.24 gwr /*
384 1.24 gwr * Poll (spin-wait) for DMA completion.
385 1.24 gwr * Called right after xx_dma_start(), and
386 1.24 gwr * xx_dma_stop() will be called next.
387 1.24 gwr * Same for either VME or OBIO.
388 1.24 gwr */
389 1.56 chs void
390 1.56 chs si_dma_poll(struct ncr5380_softc *ncr_sc)
391 1.24 gwr {
392 1.24 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
393 1.24 gwr struct sci_req *sr = ncr_sc->sc_current;
394 1.24 gwr volatile struct si_regs *si = sc->sc_regs;
395 1.25 gwr int tmo;
396 1.1 glass
397 1.24 gwr /* Make sure DMA started successfully. */
398 1.24 gwr if (ncr_sc->sc_state & NCR_ABORTING)
399 1.24 gwr return;
400 1.1 glass
401 1.25 gwr /*
402 1.25 gwr * XXX: The Sun driver waits for ~SI_CSR_DMA_ACTIVE here
403 1.25 gwr * XXX: (on obio) or even worse (on vme) a 10mS. delay!
404 1.25 gwr * XXX: I really doubt that is necessary...
405 1.25 gwr */
406 1.1 glass
407 1.53 wiz /* Wait for any "DMA complete" or error bits. */
408 1.25 gwr tmo = POLL_TIMO;
409 1.24 gwr for (;;) {
410 1.25 gwr if (si->si_csr & CSR_MASK)
411 1.24 gwr break;
412 1.24 gwr if (--tmo <= 0) {
413 1.29 christos printf("si: DMA timeout (while polling)\n");
414 1.24 gwr /* Indicate timeout as MI code would. */
415 1.24 gwr sr->sr_flags |= SR_OVERDUE;
416 1.24 gwr break;
417 1.1 glass }
418 1.24 gwr delay(100);
419 1.1 glass }
420 1.25 gwr NCR_TRACE("si_dma_poll: waited %d\n",
421 1.25 gwr POLL_TIMO - tmo);
422 1.1 glass
423 1.17 gwr #ifdef DEBUG
424 1.25 gwr if (si_debug & 2) {
425 1.61 tsutsui printf("%s: done, csr=0x%x\n", __func__, si->si_csr);
426 1.17 gwr }
427 1.17 gwr #endif
428 1.1 glass }
429