si_obio.c revision 1.10 1 1.10 gwr /* $NetBSD: si_obio.c,v 1.10 1997/01/27 19:54:06 gwr Exp $ */
2 1.1 gwr
3 1.7 gwr /*-
4 1.7 gwr * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.1 gwr * All rights reserved.
6 1.1 gwr *
7 1.7 gwr * This code is derived from software contributed to The NetBSD Foundation
8 1.7 gwr * by Adam Glass, David Jones, and Gordon W. Ross.
9 1.7 gwr *
10 1.1 gwr * Redistribution and use in source and binary forms, with or without
11 1.1 gwr * modification, are permitted provided that the following conditions
12 1.1 gwr * are met:
13 1.1 gwr * 1. Redistributions of source code must retain the above copyright
14 1.1 gwr * notice, this list of conditions and the following disclaimer.
15 1.1 gwr * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 gwr * notice, this list of conditions and the following disclaimer in the
17 1.1 gwr * documentation and/or other materials provided with the distribution.
18 1.7 gwr * 3. All advertising materials mentioning features or use of this software
19 1.1 gwr * must display the following acknowledgement:
20 1.7 gwr * This product includes software developed by the NetBSD
21 1.7 gwr * Foundation, Inc. and its contributors.
22 1.7 gwr * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.7 gwr * contributors may be used to endorse or promote products derived
24 1.7 gwr * from this software without specific prior written permission.
25 1.1 gwr *
26 1.7 gwr * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.7 gwr * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.7 gwr * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.9 gwr * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.9 gwr * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.7 gwr * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.7 gwr * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.7 gwr * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.7 gwr * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.7 gwr * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.7 gwr * POSSIBILITY OF SUCH DAMAGE.
37 1.1 gwr */
38 1.1 gwr
39 1.1 gwr /*
40 1.1 gwr * This file contains only the machine-dependent parts of the
41 1.1 gwr * Sun3 SCSI driver. (Autoconfig stuff and DMA functions.)
42 1.1 gwr * The machine-independent parts are in ncr5380sbc.c
43 1.1 gwr *
44 1.1 gwr * Supported hardware includes:
45 1.1 gwr * Sun SCSI-3 on OBIO (Sun3/50,Sun3/60)
46 1.1 gwr * Sun SCSI-3 on VME (Sun3/160,Sun3/260)
47 1.1 gwr *
48 1.1 gwr * Could be made to support the Sun3/E if someone wanted to.
49 1.1 gwr *
50 1.1 gwr * Note: Both supported variants of the Sun SCSI-3 adapter have
51 1.1 gwr * some really unusual "features" for this driver to deal with,
52 1.1 gwr * generally related to the DMA engine. The OBIO variant will
53 1.1 gwr * ignore any attempt to write the FIFO count register while the
54 1.1 gwr * SCSI bus is in DATA_IN or DATA_OUT phase. This is dealt with
55 1.1 gwr * by setting the FIFO count early in COMMAND or MSG_IN phase.
56 1.1 gwr *
57 1.1 gwr * The VME variant has a bit to enable or disable the DMA engine,
58 1.1 gwr * but that bit also gates the interrupt line from the NCR5380!
59 1.1 gwr * Therefore, in order to get any interrupt from the 5380, (i.e.
60 1.1 gwr * for reselect) one must clear the DMA engine transfer count and
61 1.1 gwr * then enable DMA. This has the further complication that you
62 1.1 gwr * CAN NOT touch the NCR5380 while the DMA enable bit is set, so
63 1.1 gwr * we have to turn DMA back off before we even look at the 5380.
64 1.1 gwr *
65 1.1 gwr * What wonderfully whacky hardware this is!
66 1.1 gwr *
67 1.1 gwr * Credits, history:
68 1.1 gwr *
69 1.1 gwr * David Jones wrote the initial version of this module, which
70 1.1 gwr * included support for the VME adapter only. (no reselection).
71 1.1 gwr *
72 1.1 gwr * Gordon Ross added support for the OBIO adapter, and re-worked
73 1.1 gwr * both the VME and OBIO code to support disconnect/reselect.
74 1.1 gwr * (Required figuring out the hardware "features" noted above.)
75 1.1 gwr *
76 1.1 gwr * The autoconfiguration boilerplate came from Adam Glass.
77 1.1 gwr */
78 1.1 gwr
79 1.1 gwr /*****************************************************************
80 1.1 gwr * OBIO functions for DMA
81 1.1 gwr ****************************************************************/
82 1.1 gwr
83 1.1 gwr #include <sys/param.h>
84 1.1 gwr #include <sys/systm.h>
85 1.1 gwr #include <sys/errno.h>
86 1.1 gwr #include <sys/kernel.h>
87 1.1 gwr #include <sys/malloc.h>
88 1.1 gwr #include <sys/device.h>
89 1.1 gwr #include <sys/buf.h>
90 1.1 gwr #include <sys/proc.h>
91 1.1 gwr #include <sys/user.h>
92 1.1 gwr
93 1.1 gwr #include <scsi/scsi_all.h>
94 1.1 gwr #include <scsi/scsi_debug.h>
95 1.1 gwr #include <scsi/scsiconf.h>
96 1.1 gwr
97 1.1 gwr #include <machine/autoconf.h>
98 1.1 gwr #include <machine/obio.h>
99 1.1 gwr #include <machine/dvma.h>
100 1.1 gwr
101 1.1 gwr #define DEBUG XXX
102 1.1 gwr
103 1.1 gwr #include <dev/ic/ncr5380reg.h>
104 1.1 gwr #include <dev/ic/ncr5380var.h>
105 1.1 gwr
106 1.1 gwr #include "sireg.h"
107 1.1 gwr #include "sivar.h"
108 1.1 gwr #include "am9516.h"
109 1.1 gwr
110 1.1 gwr /*
111 1.1 gwr * How many uS. to delay after touching the am9516 UDC.
112 1.1 gwr */
113 1.1 gwr #define UDC_WAIT_USEC 5
114 1.1 gwr
115 1.1 gwr void si_obio_dma_setup __P((struct ncr5380_softc *));
116 1.1 gwr void si_obio_dma_start __P((struct ncr5380_softc *));
117 1.1 gwr void si_obio_dma_eop __P((struct ncr5380_softc *));
118 1.1 gwr void si_obio_dma_stop __P((struct ncr5380_softc *));
119 1.1 gwr
120 1.8 gwr static __inline__ void si_obio_udc_write
121 1.8 gwr __P((volatile struct si_regs *si, int regnum, int value));
122 1.8 gwr static __inline__ int si_obio_udc_read
123 1.8 gwr __P((volatile struct si_regs *si, int regnum));
124 1.8 gwr
125 1.8 gwr
126 1.1 gwr /*
127 1.1 gwr * New-style autoconfig attachment
128 1.1 gwr */
129 1.1 gwr
130 1.8 gwr static int si_obio_match __P((struct device *, struct cfdata *, void *));
131 1.1 gwr static void si_obio_attach __P((struct device *, struct device *, void *));
132 1.1 gwr
133 1.1 gwr struct cfattach si_obio_ca = {
134 1.1 gwr sizeof(struct si_softc), si_obio_match, si_obio_attach
135 1.1 gwr };
136 1.1 gwr
137 1.10 gwr /*
138 1.10 gwr * Options. Interesting values are: 1,3,5,7
139 1.10 gwr * Some people report good behavior with: 5
140 1.10 gwr * so maybe it's a DMA interrupt bug...
141 1.10 gwr */
142 1.10 gwr /* XXX: Using 1 for now to mask an unidentified bug... */
143 1.2 gwr int si_obio_options = 1; /* XXX */
144 1.1 gwr
145 1.1 gwr
146 1.1 gwr static int
147 1.8 gwr si_obio_match(parent, cf, args)
148 1.1 gwr struct device *parent;
149 1.8 gwr struct cfdata *cf;
150 1.8 gwr void *args;
151 1.1 gwr {
152 1.1 gwr struct confargs *ca = args;
153 1.1 gwr
154 1.5 gwr /* Make sure there is something there... */
155 1.5 gwr if (bus_peek(ca->ca_bustype, ca->ca_paddr + 1, 1) == -1)
156 1.1 gwr return (0);
157 1.1 gwr
158 1.5 gwr /* Default interrupt priority. */
159 1.5 gwr if (ca->ca_intpri == -1)
160 1.5 gwr ca->ca_intpri = 2;
161 1.1 gwr
162 1.5 gwr return (1);
163 1.1 gwr }
164 1.1 gwr
165 1.1 gwr static void
166 1.1 gwr si_obio_attach(parent, self, args)
167 1.1 gwr struct device *parent, *self;
168 1.1 gwr void *args;
169 1.1 gwr {
170 1.1 gwr struct si_softc *sc = (struct si_softc *) self;
171 1.1 gwr struct ncr5380_softc *ncr_sc = &sc->ncr_sc;
172 1.1 gwr struct cfdata *cf = self->dv_cfdata;
173 1.1 gwr struct confargs *ca = args;
174 1.1 gwr
175 1.5 gwr /* Get options from config flags... */
176 1.6 gwr sc->sc_options = cf->cf_flags | si_obio_options;
177 1.5 gwr printf(": options=%d\n", sc->sc_options);
178 1.1 gwr
179 1.1 gwr sc->sc_adapter_type = ca->ca_bustype;
180 1.1 gwr sc->sc_regs = (struct si_regs *)
181 1.1 gwr obio_alloc(ca->ca_paddr, sizeof(struct si_regs));
182 1.1 gwr
183 1.1 gwr /*
184 1.1 gwr * MD function pointers used by the MI code.
185 1.1 gwr */
186 1.1 gwr ncr_sc->sc_pio_out = ncr5380_pio_out;
187 1.1 gwr ncr_sc->sc_pio_in = ncr5380_pio_in;
188 1.1 gwr ncr_sc->sc_dma_alloc = si_dma_alloc;
189 1.1 gwr ncr_sc->sc_dma_free = si_dma_free;
190 1.1 gwr ncr_sc->sc_dma_setup = si_obio_dma_setup;
191 1.1 gwr ncr_sc->sc_dma_start = si_obio_dma_start;
192 1.2 gwr ncr_sc->sc_dma_poll = si_dma_poll;
193 1.2 gwr ncr_sc->sc_dma_eop = si_obio_dma_eop;
194 1.1 gwr ncr_sc->sc_dma_stop = si_obio_dma_stop;
195 1.1 gwr ncr_sc->sc_intr_on = NULL;
196 1.1 gwr ncr_sc->sc_intr_off = NULL;
197 1.1 gwr
198 1.1 gwr /* Need DVMA-capable memory for the UDC command block. */
199 1.1 gwr sc->sc_dmacmd = dvma_malloc(sizeof (struct udc_table));
200 1.1 gwr
201 1.1 gwr /* Attach interrupt handler. */
202 1.5 gwr isr_add_autovect(si_intr, (void *)sc, ca->ca_intpri);
203 1.1 gwr
204 1.1 gwr /* Do the common attach stuff. */
205 1.1 gwr si_attach(sc);
206 1.1 gwr }
207 1.1 gwr
208 1.1 gwr
209 1.1 gwr static __inline__ void
210 1.1 gwr si_obio_udc_write(si, regnum, value)
211 1.1 gwr volatile struct si_regs *si;
212 1.1 gwr int regnum, value;
213 1.1 gwr {
214 1.1 gwr si->udc_addr = regnum;
215 1.1 gwr delay(UDC_WAIT_USEC);
216 1.1 gwr si->udc_data = value;
217 1.1 gwr delay(UDC_WAIT_USEC);
218 1.1 gwr }
219 1.1 gwr
220 1.1 gwr static __inline__ int
221 1.1 gwr si_obio_udc_read(si, regnum)
222 1.1 gwr volatile struct si_regs *si;
223 1.1 gwr int regnum;
224 1.1 gwr {
225 1.1 gwr int value;
226 1.1 gwr
227 1.1 gwr si->udc_addr = regnum;
228 1.1 gwr delay(UDC_WAIT_USEC);
229 1.1 gwr value = si->udc_data;
230 1.1 gwr delay(UDC_WAIT_USEC);
231 1.1 gwr
232 1.1 gwr return (value);
233 1.1 gwr }
234 1.1 gwr
235 1.1 gwr
236 1.1 gwr /*
237 1.1 gwr * This function is called during the COMMAND or MSG_IN phase
238 1.1 gwr * that preceeds a DATA_IN or DATA_OUT phase, in case we need
239 1.1 gwr * to setup the DMA engine before the bus enters a DATA phase.
240 1.1 gwr *
241 1.1 gwr * The OBIO "si" IGNORES any attempt to set the FIFO count
242 1.1 gwr * register after the SCSI bus goes into any DATA phase, so
243 1.1 gwr * this function has to setup the evil FIFO logic.
244 1.1 gwr */
245 1.1 gwr void
246 1.1 gwr si_obio_dma_setup(ncr_sc)
247 1.1 gwr struct ncr5380_softc *ncr_sc;
248 1.1 gwr {
249 1.1 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
250 1.2 gwr struct sci_req *sr = ncr_sc->sc_current;
251 1.2 gwr struct si_dma_handle *dh = sr->sr_dma_hand;
252 1.1 gwr volatile struct si_regs *si = sc->sc_regs;
253 1.2 gwr struct udc_table *cmd;
254 1.2 gwr long data_pa, cmd_pa;
255 1.2 gwr int xlen;
256 1.2 gwr
257 1.2 gwr /*
258 1.2 gwr * Get the DVMA mapping for this segment.
259 1.2 gwr * XXX - Should separate allocation and mapin.
260 1.2 gwr */
261 1.2 gwr data_pa = dvma_kvtopa(dh->dh_dvma, sc->sc_adapter_type);
262 1.2 gwr data_pa += (ncr_sc->sc_dataptr - dh->dh_addr);
263 1.2 gwr if (data_pa & 1)
264 1.2 gwr panic("si_dma_start: bad pa=0x%x", data_pa);
265 1.2 gwr xlen = ncr_sc->sc_datalen;
266 1.2 gwr sc->sc_reqlen = xlen; /* XXX: or less? */
267 1.1 gwr
268 1.1 gwr #ifdef DEBUG
269 1.2 gwr if (si_debug & 2) {
270 1.8 gwr printf("si_dma_setup: dh=%p, pa=0x%x, xlen=0x%x\n",
271 1.2 gwr dh, data_pa, xlen);
272 1.1 gwr }
273 1.1 gwr #endif
274 1.1 gwr
275 1.1 gwr /* Reset the UDC. (In case not already reset?) */
276 1.1 gwr si_obio_udc_write(si, UDC_ADR_COMMAND, UDC_CMD_RESET);
277 1.1 gwr
278 1.1 gwr /* Reset the FIFO */
279 1.1 gwr si->si_csr &= ~SI_CSR_FIFO_RES; /* active low */
280 1.1 gwr si->si_csr |= SI_CSR_FIFO_RES;
281 1.1 gwr
282 1.1 gwr /* Set direction (send/recv) */
283 1.2 gwr if (dh->dh_flags & SIDH_OUT) {
284 1.1 gwr si->si_csr |= SI_CSR_SEND;
285 1.1 gwr } else {
286 1.1 gwr si->si_csr &= ~SI_CSR_SEND;
287 1.1 gwr }
288 1.1 gwr
289 1.1 gwr /* Set the FIFO counter. */
290 1.1 gwr si->fifo_count = xlen;
291 1.1 gwr
292 1.2 gwr /* Reset the UDC. */
293 1.2 gwr si_obio_udc_write(si, UDC_ADR_COMMAND, UDC_CMD_RESET);
294 1.2 gwr
295 1.1 gwr /*
296 1.2 gwr * XXX: Reset the FIFO again! Comment from Sprite:
297 1.1 gwr * Go through reset again becuase of the bug on the 3/50
298 1.1 gwr * where bytes occasionally linger in the DMA fifo.
299 1.1 gwr */
300 1.1 gwr si->si_csr &= ~SI_CSR_FIFO_RES; /* active low */
301 1.1 gwr si->si_csr |= SI_CSR_FIFO_RES;
302 1.1 gwr
303 1.1 gwr #ifdef DEBUG
304 1.2 gwr /* Make sure the extra FIFO reset did not hit the count. */
305 1.2 gwr if (si->fifo_count != xlen) {
306 1.4 christos printf("si_dma_setup: fifo_count=0x%x, xlen=0x%x\n",
307 1.1 gwr si->fifo_count, xlen);
308 1.1 gwr Debugger();
309 1.1 gwr }
310 1.1 gwr #endif
311 1.1 gwr
312 1.1 gwr /*
313 1.2 gwr * Set up the DMA controller. The DMA controller on
314 1.2 gwr * OBIO needs a command block in DVMA space.
315 1.1 gwr */
316 1.1 gwr cmd = sc->sc_dmacmd;
317 1.1 gwr cmd->addrh = ((data_pa & 0xFF0000) >> 8) | UDC_ADDR_INFO;
318 1.1 gwr cmd->addrl = data_pa & 0xFFFF;
319 1.1 gwr cmd->count = xlen / 2; /* bytes -> words */
320 1.1 gwr cmd->cmrh = UDC_CMR_HIGH;
321 1.1 gwr if (dh->dh_flags & SIDH_OUT) {
322 1.2 gwr if (xlen & 1)
323 1.2 gwr cmd->count++;
324 1.1 gwr cmd->cmrl = UDC_CMR_LSEND;
325 1.1 gwr cmd->rsel = UDC_RSEL_SEND;
326 1.1 gwr } else {
327 1.1 gwr cmd->cmrl = UDC_CMR_LRECV;
328 1.1 gwr cmd->rsel = UDC_RSEL_RECV;
329 1.1 gwr }
330 1.1 gwr
331 1.1 gwr /* Tell the DMA chip where the control block is. */
332 1.1 gwr cmd_pa = dvma_kvtopa((long)cmd, BUS_OBIO);
333 1.1 gwr si_obio_udc_write(si, UDC_ADR_CAR_HIGH,
334 1.1 gwr (cmd_pa & 0xff0000) >> 8);
335 1.1 gwr si_obio_udc_write(si, UDC_ADR_CAR_LOW,
336 1.1 gwr (cmd_pa & 0xffff));
337 1.1 gwr
338 1.1 gwr /* Tell the chip to be a DMA master. */
339 1.1 gwr si_obio_udc_write(si, UDC_ADR_MODE, UDC_MODE);
340 1.1 gwr
341 1.1 gwr /* Tell the chip to interrupt on error. */
342 1.1 gwr si_obio_udc_write(si, UDC_ADR_COMMAND, UDC_CMD_CIE);
343 1.1 gwr
344 1.2 gwr /* Will do "start chain" command in _dma_start. */
345 1.2 gwr }
346 1.2 gwr
347 1.2 gwr
348 1.2 gwr void
349 1.2 gwr si_obio_dma_start(ncr_sc)
350 1.2 gwr struct ncr5380_softc *ncr_sc;
351 1.2 gwr {
352 1.2 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
353 1.2 gwr struct sci_req *sr = ncr_sc->sc_current;
354 1.2 gwr struct si_dma_handle *dh = sr->sr_dma_hand;
355 1.2 gwr volatile struct si_regs *si = sc->sc_regs;
356 1.2 gwr int s;
357 1.2 gwr
358 1.2 gwr #ifdef DEBUG
359 1.2 gwr if (si_debug & 2) {
360 1.8 gwr printf("si_dma_start: sr=%p\n", sr);
361 1.2 gwr }
362 1.2 gwr #endif
363 1.2 gwr
364 1.2 gwr /* This MAY be time critical (not sure). */
365 1.2 gwr s = splhigh();
366 1.1 gwr
367 1.1 gwr /* Finally, give the UDC a "start chain" command. */
368 1.1 gwr si_obio_udc_write(si, UDC_ADR_COMMAND, UDC_CMD_STRT_CHN);
369 1.1 gwr
370 1.1 gwr /*
371 1.1 gwr * Acknowledge the phase change. (After DMA setup!)
372 1.1 gwr * Put the SBIC into DMA mode, and start the transfer.
373 1.1 gwr */
374 1.1 gwr if (dh->dh_flags & SIDH_OUT) {
375 1.1 gwr *ncr_sc->sci_tcmd = PHASE_DATA_OUT;
376 1.1 gwr SCI_CLR_INTR(ncr_sc);
377 1.1 gwr *ncr_sc->sci_icmd = SCI_ICMD_DATA;
378 1.1 gwr *ncr_sc->sci_mode |= (SCI_MODE_DMA | SCI_MODE_DMA_IE);
379 1.1 gwr *ncr_sc->sci_dma_send = 0; /* start it */
380 1.1 gwr } else {
381 1.1 gwr *ncr_sc->sci_tcmd = PHASE_DATA_IN;
382 1.1 gwr SCI_CLR_INTR(ncr_sc);
383 1.1 gwr *ncr_sc->sci_icmd = 0;
384 1.1 gwr *ncr_sc->sci_mode |= (SCI_MODE_DMA | SCI_MODE_DMA_IE);
385 1.1 gwr *ncr_sc->sci_irecv = 0; /* start it */
386 1.1 gwr }
387 1.1 gwr
388 1.2 gwr splx(s);
389 1.1 gwr ncr_sc->sc_state |= NCR_DOINGDMA;
390 1.1 gwr
391 1.1 gwr #ifdef DEBUG
392 1.1 gwr if (si_debug & 2) {
393 1.4 christos printf("si_dma_start: started, flags=0x%x\n",
394 1.1 gwr ncr_sc->sc_state);
395 1.1 gwr }
396 1.1 gwr #endif
397 1.1 gwr }
398 1.1 gwr
399 1.1 gwr
400 1.1 gwr void
401 1.1 gwr si_obio_dma_eop(ncr_sc)
402 1.1 gwr struct ncr5380_softc *ncr_sc;
403 1.1 gwr {
404 1.1 gwr
405 1.1 gwr /* Not needed - DMA was stopped prior to examining sci_csr */
406 1.1 gwr }
407 1.1 gwr
408 1.1 gwr
409 1.1 gwr void
410 1.1 gwr si_obio_dma_stop(ncr_sc)
411 1.1 gwr struct ncr5380_softc *ncr_sc;
412 1.1 gwr {
413 1.1 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
414 1.1 gwr struct sci_req *sr = ncr_sc->sc_current;
415 1.1 gwr struct si_dma_handle *dh = sr->sr_dma_hand;
416 1.1 gwr volatile struct si_regs *si = sc->sc_regs;
417 1.1 gwr int resid, ntrans, tmo, udc_cnt;
418 1.1 gwr
419 1.1 gwr if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
420 1.1 gwr #ifdef DEBUG
421 1.4 christos printf("si_dma_stop: dma not running\n");
422 1.1 gwr #endif
423 1.1 gwr return;
424 1.1 gwr }
425 1.1 gwr ncr_sc->sc_state &= ~NCR_DOINGDMA;
426 1.1 gwr
427 1.2 gwr NCR_TRACE("si_dma_stop: top, csr=0x%x\n", si->si_csr);
428 1.2 gwr
429 1.2 gwr /* OK, have either phase mis-match or end of DMA. */
430 1.2 gwr /* Set an impossible phase to prevent data movement? */
431 1.2 gwr *ncr_sc->sci_tcmd = PHASE_INVALID;
432 1.2 gwr
433 1.2 gwr /* Check for DMA errors. */
434 1.1 gwr if (si->si_csr & (SI_CSR_DMA_CONFLICT | SI_CSR_DMA_BUS_ERR)) {
435 1.4 christos printf("si: DMA error, csr=0x%x, reset\n", si->si_csr);
436 1.1 gwr sr->sr_xs->error = XS_DRIVER_STUFFUP;
437 1.1 gwr ncr_sc->sc_state |= NCR_ABORTING;
438 1.1 gwr si_reset_adapter(ncr_sc);
439 1.2 gwr goto out;
440 1.1 gwr }
441 1.1 gwr
442 1.1 gwr /* Note that timeout may have set the error flag. */
443 1.1 gwr if (ncr_sc->sc_state & NCR_ABORTING)
444 1.1 gwr goto out;
445 1.1 gwr
446 1.1 gwr /*
447 1.1 gwr * After a read, wait for the FIFO to empty.
448 1.1 gwr * Note: this only works on the OBIO version.
449 1.1 gwr */
450 1.1 gwr if ((dh->dh_flags & SIDH_OUT) == 0) {
451 1.1 gwr tmo = 200000; /* X10 = 2 sec. */
452 1.1 gwr for (;;) {
453 1.1 gwr if (si->si_csr & SI_CSR_FIFO_EMPTY)
454 1.1 gwr break;
455 1.1 gwr if (--tmo <= 0) {
456 1.4 christos printf("si: dma fifo did not empty, reset\n");
457 1.1 gwr ncr_sc->sc_state |= NCR_ABORTING;
458 1.1 gwr /* si_reset_adapter(ncr_sc); */
459 1.1 gwr goto out;
460 1.1 gwr }
461 1.1 gwr delay(10);
462 1.1 gwr }
463 1.1 gwr }
464 1.1 gwr
465 1.1 gwr /*
466 1.1 gwr * Now try to figure out how much actually transferred
467 1.1 gwr * The fifo_count might not reflect how many bytes were
468 1.2 gwr * actually transferred.
469 1.1 gwr */
470 1.1 gwr resid = si->fifo_count & 0xFFFF;
471 1.1 gwr ntrans = sc->sc_reqlen - resid;
472 1.1 gwr
473 1.1 gwr #ifdef DEBUG
474 1.1 gwr if (si_debug & 2) {
475 1.4 christos printf("si_dma_stop: resid=0x%x ntrans=0x%x\n",
476 1.1 gwr resid, ntrans);
477 1.1 gwr }
478 1.1 gwr #endif
479 1.1 gwr
480 1.1 gwr /* XXX: Treat (ntrans==0) as a special, non-error case? */
481 1.1 gwr if (ntrans < MIN_DMA_LEN) {
482 1.4 christos printf("si: fifo count: 0x%x\n", resid);
483 1.1 gwr ncr_sc->sc_state |= NCR_ABORTING;
484 1.1 gwr goto out;
485 1.1 gwr }
486 1.1 gwr if (ntrans > ncr_sc->sc_datalen)
487 1.1 gwr panic("si_dma_stop: excess transfer");
488 1.1 gwr
489 1.1 gwr /* Adjust data pointer */
490 1.1 gwr ncr_sc->sc_dataptr += ntrans;
491 1.1 gwr ncr_sc->sc_datalen -= ntrans;
492 1.1 gwr
493 1.1 gwr /*
494 1.1 gwr * After a read, we may need to clean-up
495 1.1 gwr * "Left-over bytes" (yuck!)
496 1.1 gwr */
497 1.1 gwr if ((dh->dh_flags & SIDH_OUT) == 0) {
498 1.1 gwr /* If odd transfer count, grab last byte by hand. */
499 1.1 gwr if (ntrans & 1) {
500 1.1 gwr NCR_TRACE("si_dma_stop: leftover 1 at 0x%x\n",
501 1.1 gwr (int) ncr_sc->sc_dataptr - 1);
502 1.1 gwr ncr_sc->sc_dataptr[-1] =
503 1.1 gwr (si->fifo_data & 0xff00) >> 8;
504 1.1 gwr goto out;
505 1.1 gwr }
506 1.1 gwr /* UDC might not have transfered the last word. */
507 1.1 gwr udc_cnt = si_obio_udc_read(si, UDC_ADR_COUNT);
508 1.1 gwr if (((udc_cnt * 2) - resid) == 2) {
509 1.1 gwr NCR_TRACE("si_dma_stop: leftover 2 at 0x%x\n",
510 1.1 gwr (int) ncr_sc->sc_dataptr - 2);
511 1.1 gwr ncr_sc->sc_dataptr[-2] =
512 1.1 gwr (si->fifo_data & 0xff00) >> 8;
513 1.1 gwr ncr_sc->sc_dataptr[-1] =
514 1.1 gwr (si->fifo_data & 0x00ff);
515 1.1 gwr }
516 1.1 gwr }
517 1.1 gwr
518 1.1 gwr out:
519 1.1 gwr /* Reset the UDC. */
520 1.1 gwr si_obio_udc_write(si, UDC_ADR_COMMAND, UDC_CMD_RESET);
521 1.1 gwr si->fifo_count = 0;
522 1.1 gwr si->si_csr &= ~SI_CSR_SEND;
523 1.1 gwr
524 1.2 gwr /* Reset the FIFO */
525 1.2 gwr si->si_csr &= ~SI_CSR_FIFO_RES; /* active low */
526 1.2 gwr si->si_csr |= SI_CSR_FIFO_RES;
527 1.1 gwr
528 1.1 gwr /* Put SBIC back in PIO mode. */
529 1.2 gwr /* XXX: set tcmd to PHASE_INVALID? */
530 1.1 gwr *ncr_sc->sci_mode &= ~(SCI_MODE_DMA | SCI_MODE_DMA_IE);
531 1.1 gwr *ncr_sc->sci_icmd = 0;
532 1.1 gwr }
533 1.1 gwr
534