Home | History | Annotate | Line # | Download | only in dev
si_obio.c revision 1.18.2.1
      1  1.18.2.1       gwr /*	$NetBSD: si_obio.c,v 1.18.2.1 1998/01/27 19:50:55 gwr Exp $	*/
      2       1.1       gwr 
      3       1.7       gwr /*-
      4       1.7       gwr  * Copyright (c) 1996 The NetBSD Foundation, Inc.
      5       1.1       gwr  * All rights reserved.
      6       1.1       gwr  *
      7       1.7       gwr  * This code is derived from software contributed to The NetBSD Foundation
      8       1.7       gwr  * by Adam Glass, David Jones, and Gordon W. Ross.
      9       1.7       gwr  *
     10       1.1       gwr  * Redistribution and use in source and binary forms, with or without
     11       1.1       gwr  * modification, are permitted provided that the following conditions
     12       1.1       gwr  * are met:
     13       1.1       gwr  * 1. Redistributions of source code must retain the above copyright
     14       1.1       gwr  *    notice, this list of conditions and the following disclaimer.
     15       1.1       gwr  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1       gwr  *    notice, this list of conditions and the following disclaimer in the
     17       1.1       gwr  *    documentation and/or other materials provided with the distribution.
     18       1.7       gwr  * 3. All advertising materials mentioning features or use of this software
     19       1.1       gwr  *    must display the following acknowledgement:
     20       1.7       gwr  *        This product includes software developed by the NetBSD
     21       1.7       gwr  *        Foundation, Inc. and its contributors.
     22       1.7       gwr  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23       1.7       gwr  *    contributors may be used to endorse or promote products derived
     24       1.7       gwr  *    from this software without specific prior written permission.
     25       1.1       gwr  *
     26       1.7       gwr  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27       1.7       gwr  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28       1.7       gwr  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29       1.9       gwr  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30       1.9       gwr  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31       1.7       gwr  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32       1.7       gwr  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33       1.7       gwr  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34       1.7       gwr  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35       1.7       gwr  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36       1.7       gwr  * POSSIBILITY OF SUCH DAMAGE.
     37       1.1       gwr  */
     38       1.1       gwr 
     39       1.1       gwr /*
     40       1.1       gwr  * This file contains only the machine-dependent parts of the
     41       1.1       gwr  * Sun3 SCSI driver.  (Autoconfig stuff and DMA functions.)
     42       1.1       gwr  * The machine-independent parts are in ncr5380sbc.c
     43       1.1       gwr  *
     44       1.1       gwr  * Supported hardware includes:
     45       1.1       gwr  * Sun SCSI-3 on OBIO (Sun3/50,Sun3/60)
     46       1.1       gwr  * Sun SCSI-3 on VME (Sun3/160,Sun3/260)
     47       1.1       gwr  *
     48       1.1       gwr  * Could be made to support the Sun3/E if someone wanted to.
     49       1.1       gwr  *
     50       1.1       gwr  * Note:  Both supported variants of the Sun SCSI-3 adapter have
     51       1.1       gwr  * some really unusual "features" for this driver to deal with,
     52       1.1       gwr  * generally related to the DMA engine.  The OBIO variant will
     53       1.1       gwr  * ignore any attempt to write the FIFO count register while the
     54       1.1       gwr  * SCSI bus is in DATA_IN or DATA_OUT phase.  This is dealt with
     55       1.1       gwr  * by setting the FIFO count early in COMMAND or MSG_IN phase.
     56       1.1       gwr  *
     57       1.1       gwr  * The VME variant has a bit to enable or disable the DMA engine,
     58       1.1       gwr  * but that bit also gates the interrupt line from the NCR5380!
     59       1.1       gwr  * Therefore, in order to get any interrupt from the 5380, (i.e.
     60       1.1       gwr  * for reselect) one must clear the DMA engine transfer count and
     61       1.1       gwr  * then enable DMA.  This has the further complication that you
     62       1.1       gwr  * CAN NOT touch the NCR5380 while the DMA enable bit is set, so
     63       1.1       gwr  * we have to turn DMA back off before we even look at the 5380.
     64       1.1       gwr  *
     65       1.1       gwr  * What wonderfully whacky hardware this is!
     66       1.1       gwr  *
     67       1.1       gwr  * Credits, history:
     68       1.1       gwr  *
     69       1.1       gwr  * David Jones wrote the initial version of this module, which
     70       1.1       gwr  * included support for the VME adapter only. (no reselection).
     71       1.1       gwr  *
     72       1.1       gwr  * Gordon Ross added support for the OBIO adapter, and re-worked
     73       1.1       gwr  * both the VME and OBIO code to support disconnect/reselect.
     74       1.1       gwr  * (Required figuring out the hardware "features" noted above.)
     75       1.1       gwr  *
     76       1.1       gwr  * The autoconfiguration boilerplate came from Adam Glass.
     77       1.1       gwr  */
     78       1.1       gwr 
     79       1.1       gwr /*****************************************************************
     80       1.1       gwr  * OBIO functions for DMA
     81       1.1       gwr  ****************************************************************/
     82       1.1       gwr 
     83       1.1       gwr #include <sys/param.h>
     84       1.1       gwr #include <sys/systm.h>
     85       1.1       gwr #include <sys/errno.h>
     86       1.1       gwr #include <sys/kernel.h>
     87       1.1       gwr #include <sys/malloc.h>
     88       1.1       gwr #include <sys/device.h>
     89       1.1       gwr #include <sys/buf.h>
     90       1.1       gwr #include <sys/proc.h>
     91       1.1       gwr #include <sys/user.h>
     92       1.1       gwr 
     93      1.14    bouyer #include <dev/scsipi/scsi_all.h>
     94      1.14    bouyer #include <dev/scsipi/scsipi_all.h>
     95      1.14    bouyer #include <dev/scsipi/scsipi_debug.h>
     96      1.14    bouyer #include <dev/scsipi/scsiconf.h>
     97       1.1       gwr 
     98       1.1       gwr #include <machine/autoconf.h>
     99       1.1       gwr #include <machine/dvma.h>
    100       1.1       gwr 
    101      1.18       gwr /* #define DEBUG XXX */
    102       1.1       gwr 
    103       1.1       gwr #include <dev/ic/ncr5380reg.h>
    104       1.1       gwr #include <dev/ic/ncr5380var.h>
    105       1.1       gwr 
    106       1.1       gwr #include "sireg.h"
    107       1.1       gwr #include "sivar.h"
    108       1.1       gwr #include "am9516.h"
    109       1.1       gwr 
    110       1.1       gwr /*
    111       1.1       gwr  * How many uS. to delay after touching the am9516 UDC.
    112       1.1       gwr  */
    113       1.1       gwr #define UDC_WAIT_USEC 5
    114       1.1       gwr 
    115       1.1       gwr void si_obio_dma_setup __P((struct ncr5380_softc *));
    116       1.1       gwr void si_obio_dma_start __P((struct ncr5380_softc *));
    117       1.1       gwr void si_obio_dma_eop __P((struct ncr5380_softc *));
    118       1.1       gwr void si_obio_dma_stop __P((struct ncr5380_softc *));
    119       1.1       gwr 
    120      1.16       gwr static void si_obio_reset __P((struct ncr5380_softc *));
    121      1.16       gwr 
    122       1.8       gwr static __inline__ void si_obio_udc_write
    123       1.8       gwr  __P((volatile struct si_regs *si, int regnum, int value));
    124       1.8       gwr static __inline__ int si_obio_udc_read
    125       1.8       gwr  __P((volatile struct si_regs *si, int regnum));
    126       1.8       gwr 
    127       1.8       gwr 
    128       1.1       gwr /*
    129       1.1       gwr  * New-style autoconfig attachment
    130       1.1       gwr  */
    131       1.1       gwr 
    132       1.8       gwr static int	si_obio_match __P((struct device *, struct cfdata *, void *));
    133       1.1       gwr static void	si_obio_attach __P((struct device *, struct device *, void *));
    134       1.1       gwr 
    135       1.1       gwr struct cfattach si_obio_ca = {
    136       1.1       gwr 	sizeof(struct si_softc), si_obio_match, si_obio_attach
    137       1.1       gwr };
    138       1.1       gwr 
    139      1.10       gwr /*
    140      1.11       gwr  * Options for disconnect/reselect, DMA, and interrupts.
    141      1.11       gwr  * By default, allow disconnect/reselect on targets 4-6.
    142      1.11       gwr  * Those are normally tapes that really need it enabled.
    143      1.10       gwr  */
    144      1.16       gwr int si_obio_options = 0x0f;
    145       1.1       gwr 
    146       1.1       gwr 
    147       1.1       gwr static int
    148      1.16       gwr si_obio_match(parent, cf, aux)
    149      1.16       gwr 	struct device *parent;
    150       1.8       gwr 	struct cfdata *cf;
    151      1.16       gwr 	void *aux;
    152       1.1       gwr {
    153      1.16       gwr 	struct confargs *ca = aux;
    154       1.1       gwr 
    155      1.16       gwr 	/* Make sure something is there... */
    156       1.5       gwr 	if (bus_peek(ca->ca_bustype, ca->ca_paddr + 1, 1) == -1)
    157       1.1       gwr 		return (0);
    158       1.1       gwr 
    159       1.5       gwr 	/* Default interrupt priority. */
    160       1.5       gwr 	if (ca->ca_intpri == -1)
    161       1.5       gwr 		ca->ca_intpri = 2;
    162       1.1       gwr 
    163       1.5       gwr 	return (1);
    164       1.1       gwr }
    165       1.1       gwr 
    166       1.1       gwr static void
    167       1.1       gwr si_obio_attach(parent, self, args)
    168       1.1       gwr 	struct device	*parent, *self;
    169       1.1       gwr 	void		*args;
    170       1.1       gwr {
    171       1.1       gwr 	struct si_softc *sc = (struct si_softc *) self;
    172       1.1       gwr 	struct ncr5380_softc *ncr_sc = &sc->ncr_sc;
    173       1.1       gwr 	struct cfdata *cf = self->dv_cfdata;
    174       1.1       gwr 	struct confargs *ca = args;
    175       1.1       gwr 
    176      1.11       gwr 	/* Get options from config flags if specified. */
    177      1.11       gwr 	if (cf->cf_flags)
    178      1.11       gwr 		sc->sc_options = cf->cf_flags;
    179      1.11       gwr 	else
    180      1.11       gwr 		sc->sc_options = si_obio_options;
    181      1.11       gwr 
    182      1.11       gwr 	printf(": options=0x%x\n", sc->sc_options);
    183       1.1       gwr 
    184       1.1       gwr 	sc->sc_adapter_type = ca->ca_bustype;
    185  1.18.2.1       gwr 	sc->sc_regs = bus_mapin(ca->ca_bustype,
    186  1.18.2.1       gwr 		ca->ca_paddr, sizeof(struct si_regs));
    187       1.1       gwr 
    188       1.1       gwr 	/*
    189       1.1       gwr 	 * MD function pointers used by the MI code.
    190       1.1       gwr 	 */
    191       1.1       gwr 	ncr_sc->sc_pio_out = ncr5380_pio_out;
    192       1.1       gwr 	ncr_sc->sc_pio_in =  ncr5380_pio_in;
    193       1.1       gwr 	ncr_sc->sc_dma_alloc = si_dma_alloc;
    194       1.1       gwr 	ncr_sc->sc_dma_free  = si_dma_free;
    195       1.1       gwr 	ncr_sc->sc_dma_setup = si_obio_dma_setup;
    196       1.1       gwr 	ncr_sc->sc_dma_start = si_obio_dma_start;
    197       1.2       gwr 	ncr_sc->sc_dma_poll  = si_dma_poll;
    198       1.2       gwr 	ncr_sc->sc_dma_eop   = si_obio_dma_eop;
    199       1.1       gwr 	ncr_sc->sc_dma_stop  = si_obio_dma_stop;
    200       1.1       gwr 	ncr_sc->sc_intr_on   = NULL;
    201       1.1       gwr 	ncr_sc->sc_intr_off  = NULL;
    202       1.1       gwr 
    203       1.1       gwr 	/* Need DVMA-capable memory for the UDC command block. */
    204       1.1       gwr 	sc->sc_dmacmd = dvma_malloc(sizeof (struct udc_table));
    205       1.1       gwr 
    206       1.1       gwr 	/* Attach interrupt handler. */
    207       1.5       gwr 	isr_add_autovect(si_intr, (void *)sc, ca->ca_intpri);
    208       1.1       gwr 
    209      1.16       gwr 	/* Reset the hardware. */
    210      1.16       gwr 	si_obio_reset(ncr_sc);
    211      1.16       gwr 
    212       1.1       gwr 	/* Do the common attach stuff. */
    213       1.1       gwr 	si_attach(sc);
    214       1.1       gwr }
    215       1.1       gwr 
    216      1.16       gwr static void
    217      1.16       gwr si_obio_reset(struct ncr5380_softc *ncr_sc)
    218      1.16       gwr {
    219      1.16       gwr 	struct si_softc *sc = (struct si_softc *)ncr_sc;
    220      1.16       gwr 	volatile struct si_regs *si = sc->sc_regs;
    221      1.16       gwr 
    222      1.16       gwr #ifdef	DEBUG
    223      1.16       gwr 	if (si_debug) {
    224      1.16       gwr 		printf("si_obio_reset\n");
    225      1.16       gwr 	}
    226      1.16       gwr #endif
    227      1.16       gwr 
    228      1.16       gwr 	/*
    229      1.16       gwr 	 * The SCSI3 controller has an 8K FIFO to buffer data between the
    230      1.16       gwr 	 * 5380 and the DMA.  Make sure it starts out empty.
    231      1.16       gwr 	 *
    232      1.16       gwr 	 * The reset bits in the CSR are active low.
    233      1.16       gwr 	 */
    234      1.16       gwr 	si->si_csr = 0;
    235      1.16       gwr 	delay(10);
    236      1.16       gwr 	si->si_csr = SI_CSR_FIFO_RES | SI_CSR_SCSI_RES | SI_CSR_INTR_EN;
    237      1.16       gwr 	delay(10);
    238      1.16       gwr 	si->fifo_count = 0;
    239      1.16       gwr }
    240       1.1       gwr 
    241       1.1       gwr static __inline__ void
    242       1.1       gwr si_obio_udc_write(si, regnum, value)
    243       1.1       gwr 	volatile struct si_regs *si;
    244       1.1       gwr 	int regnum, value;
    245       1.1       gwr {
    246       1.1       gwr 	si->udc_addr = regnum;
    247       1.1       gwr 	delay(UDC_WAIT_USEC);
    248       1.1       gwr 	si->udc_data = value;
    249       1.1       gwr 	delay(UDC_WAIT_USEC);
    250       1.1       gwr }
    251       1.1       gwr 
    252       1.1       gwr static __inline__ int
    253       1.1       gwr si_obio_udc_read(si, regnum)
    254       1.1       gwr 	volatile struct si_regs *si;
    255       1.1       gwr 	int regnum;
    256       1.1       gwr {
    257       1.1       gwr 	int value;
    258       1.1       gwr 
    259       1.1       gwr 	si->udc_addr = regnum;
    260       1.1       gwr 	delay(UDC_WAIT_USEC);
    261       1.1       gwr 	value = si->udc_data;
    262       1.1       gwr 	delay(UDC_WAIT_USEC);
    263       1.1       gwr 
    264       1.1       gwr 	return (value);
    265       1.1       gwr }
    266       1.1       gwr 
    267       1.1       gwr 
    268       1.1       gwr /*
    269       1.1       gwr  * This function is called during the COMMAND or MSG_IN phase
    270       1.1       gwr  * that preceeds a DATA_IN or DATA_OUT phase, in case we need
    271       1.1       gwr  * to setup the DMA engine before the bus enters a DATA phase.
    272       1.1       gwr  *
    273       1.1       gwr  * The OBIO "si" IGNORES any attempt to set the FIFO count
    274       1.1       gwr  * register after the SCSI bus goes into any DATA phase, so
    275       1.1       gwr  * this function has to setup the evil FIFO logic.
    276       1.1       gwr  */
    277       1.1       gwr void
    278       1.1       gwr si_obio_dma_setup(ncr_sc)
    279       1.1       gwr 	struct ncr5380_softc *ncr_sc;
    280       1.1       gwr {
    281       1.1       gwr 	struct si_softc *sc = (struct si_softc *)ncr_sc;
    282       1.2       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    283       1.2       gwr 	struct si_dma_handle *dh = sr->sr_dma_hand;
    284       1.1       gwr 	volatile struct si_regs *si = sc->sc_regs;
    285       1.2       gwr 	struct udc_table *cmd;
    286       1.2       gwr 	long data_pa, cmd_pa;
    287       1.2       gwr 	int xlen;
    288       1.2       gwr 
    289       1.2       gwr 	/*
    290       1.2       gwr 	 * Get the DVMA mapping for this segment.
    291       1.2       gwr 	 * XXX - Should separate allocation and mapin.
    292       1.2       gwr 	 */
    293       1.2       gwr 	data_pa = dvma_kvtopa(dh->dh_dvma, sc->sc_adapter_type);
    294       1.2       gwr 	data_pa += (ncr_sc->sc_dataptr - dh->dh_addr);
    295       1.2       gwr 	if (data_pa & 1)
    296      1.13      fair 		panic("si_dma_start: bad pa=0x%lx", data_pa);
    297       1.2       gwr 	xlen = ncr_sc->sc_datalen;
    298       1.2       gwr 	sc->sc_reqlen = xlen; 	/* XXX: or less? */
    299       1.1       gwr 
    300       1.1       gwr #ifdef	DEBUG
    301       1.2       gwr 	if (si_debug & 2) {
    302      1.13      fair 		printf("si_dma_setup: dh=%p, pa=0x%lx, xlen=0x%x\n",
    303       1.2       gwr 			   dh, data_pa, xlen);
    304       1.1       gwr 	}
    305       1.1       gwr #endif
    306       1.1       gwr 
    307       1.1       gwr 	/* Reset the UDC. (In case not already reset?) */
    308       1.1       gwr 	si_obio_udc_write(si, UDC_ADR_COMMAND, UDC_CMD_RESET);
    309       1.1       gwr 
    310       1.1       gwr 	/* Reset the FIFO */
    311       1.1       gwr 	si->si_csr &= ~SI_CSR_FIFO_RES; 	/* active low */
    312       1.1       gwr 	si->si_csr |= SI_CSR_FIFO_RES;
    313       1.1       gwr 
    314       1.1       gwr 	/* Set direction (send/recv) */
    315       1.2       gwr 	if (dh->dh_flags & SIDH_OUT) {
    316       1.1       gwr 		si->si_csr |= SI_CSR_SEND;
    317       1.1       gwr 	} else {
    318       1.1       gwr 		si->si_csr &= ~SI_CSR_SEND;
    319       1.1       gwr 	}
    320       1.1       gwr 
    321       1.1       gwr 	/* Set the FIFO counter. */
    322       1.1       gwr 	si->fifo_count = xlen;
    323       1.1       gwr 
    324       1.2       gwr 	/* Reset the UDC. */
    325       1.2       gwr 	si_obio_udc_write(si, UDC_ADR_COMMAND, UDC_CMD_RESET);
    326       1.2       gwr 
    327       1.1       gwr 	/*
    328       1.2       gwr 	 * XXX: Reset the FIFO again!  Comment from Sprite:
    329       1.1       gwr 	 * Go through reset again becuase of the bug on the 3/50
    330       1.1       gwr 	 * where bytes occasionally linger in the DMA fifo.
    331       1.1       gwr 	 */
    332       1.1       gwr 	si->si_csr &= ~SI_CSR_FIFO_RES; 	/* active low */
    333       1.1       gwr 	si->si_csr |= SI_CSR_FIFO_RES;
    334       1.1       gwr 
    335       1.1       gwr #ifdef	DEBUG
    336       1.2       gwr 	/* Make sure the extra FIFO reset did not hit the count. */
    337       1.2       gwr 	if (si->fifo_count != xlen) {
    338       1.4  christos 		printf("si_dma_setup: fifo_count=0x%x, xlen=0x%x\n",
    339       1.1       gwr 			   si->fifo_count, xlen);
    340       1.1       gwr 		Debugger();
    341       1.1       gwr 	}
    342       1.1       gwr #endif
    343       1.1       gwr 
    344       1.1       gwr 	/*
    345       1.2       gwr 	 * Set up the DMA controller.  The DMA controller on
    346       1.2       gwr 	 * OBIO needs a command block in DVMA space.
    347       1.1       gwr 	 */
    348       1.1       gwr 	cmd = sc->sc_dmacmd;
    349       1.1       gwr 	cmd->addrh = ((data_pa & 0xFF0000) >> 8) | UDC_ADDR_INFO;
    350       1.1       gwr 	cmd->addrl = data_pa & 0xFFFF;
    351       1.1       gwr 	cmd->count = xlen / 2;	/* bytes -> words */
    352       1.1       gwr 	cmd->cmrh = UDC_CMR_HIGH;
    353       1.1       gwr 	if (dh->dh_flags & SIDH_OUT) {
    354       1.2       gwr 		if (xlen & 1)
    355       1.2       gwr 			cmd->count++;
    356       1.1       gwr 		cmd->cmrl = UDC_CMR_LSEND;
    357       1.1       gwr 		cmd->rsel = UDC_RSEL_SEND;
    358       1.1       gwr 	} else {
    359       1.1       gwr 		cmd->cmrl = UDC_CMR_LRECV;
    360       1.1       gwr 		cmd->rsel = UDC_RSEL_RECV;
    361       1.1       gwr 	}
    362       1.1       gwr 
    363       1.1       gwr 	/* Tell the DMA chip where the control block is. */
    364      1.17       gwr 	cmd_pa = dvma_kvtopa(cmd, BUS_OBIO);
    365       1.1       gwr 	si_obio_udc_write(si, UDC_ADR_CAR_HIGH,
    366       1.1       gwr 					  (cmd_pa & 0xff0000) >> 8);
    367       1.1       gwr 	si_obio_udc_write(si, UDC_ADR_CAR_LOW,
    368       1.1       gwr 					  (cmd_pa & 0xffff));
    369       1.1       gwr 
    370       1.1       gwr 	/* Tell the chip to be a DMA master. */
    371       1.1       gwr 	si_obio_udc_write(si, UDC_ADR_MODE, UDC_MODE);
    372       1.1       gwr 
    373       1.1       gwr 	/* Tell the chip to interrupt on error. */
    374       1.1       gwr 	si_obio_udc_write(si, UDC_ADR_COMMAND, UDC_CMD_CIE);
    375       1.1       gwr 
    376       1.2       gwr 	/* Will do "start chain" command in _dma_start. */
    377       1.2       gwr }
    378       1.2       gwr 
    379       1.2       gwr 
    380       1.2       gwr void
    381       1.2       gwr si_obio_dma_start(ncr_sc)
    382       1.2       gwr 	struct ncr5380_softc *ncr_sc;
    383       1.2       gwr {
    384       1.2       gwr 	struct si_softc *sc = (struct si_softc *)ncr_sc;
    385       1.2       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    386       1.2       gwr 	struct si_dma_handle *dh = sr->sr_dma_hand;
    387       1.2       gwr 	volatile struct si_regs *si = sc->sc_regs;
    388       1.2       gwr 	int s;
    389       1.2       gwr 
    390       1.2       gwr #ifdef	DEBUG
    391       1.2       gwr 	if (si_debug & 2) {
    392       1.8       gwr 		printf("si_dma_start: sr=%p\n", sr);
    393       1.2       gwr 	}
    394       1.2       gwr #endif
    395       1.2       gwr 
    396       1.2       gwr 	/* This MAY be time critical (not sure). */
    397       1.2       gwr 	s = splhigh();
    398       1.1       gwr 
    399       1.1       gwr 	/* Finally, give the UDC a "start chain" command. */
    400       1.1       gwr 	si_obio_udc_write(si, UDC_ADR_COMMAND, UDC_CMD_STRT_CHN);
    401       1.1       gwr 
    402       1.1       gwr 	/*
    403       1.1       gwr 	 * Acknowledge the phase change.  (After DMA setup!)
    404       1.1       gwr 	 * Put the SBIC into DMA mode, and start the transfer.
    405       1.1       gwr 	 */
    406       1.1       gwr 	if (dh->dh_flags & SIDH_OUT) {
    407       1.1       gwr 		*ncr_sc->sci_tcmd = PHASE_DATA_OUT;
    408       1.1       gwr 		SCI_CLR_INTR(ncr_sc);
    409       1.1       gwr 		*ncr_sc->sci_icmd = SCI_ICMD_DATA;
    410       1.1       gwr 		*ncr_sc->sci_mode |= (SCI_MODE_DMA | SCI_MODE_DMA_IE);
    411       1.1       gwr 		*ncr_sc->sci_dma_send = 0;	/* start it */
    412       1.1       gwr 	} else {
    413       1.1       gwr 		*ncr_sc->sci_tcmd = PHASE_DATA_IN;
    414       1.1       gwr 		SCI_CLR_INTR(ncr_sc);
    415       1.1       gwr 		*ncr_sc->sci_icmd = 0;
    416       1.1       gwr 		*ncr_sc->sci_mode |= (SCI_MODE_DMA | SCI_MODE_DMA_IE);
    417       1.1       gwr 		*ncr_sc->sci_irecv = 0;	/* start it */
    418       1.1       gwr 	}
    419       1.1       gwr 
    420       1.2       gwr 	splx(s);
    421       1.1       gwr 	ncr_sc->sc_state |= NCR_DOINGDMA;
    422       1.1       gwr 
    423       1.1       gwr #ifdef	DEBUG
    424       1.1       gwr 	if (si_debug & 2) {
    425       1.4  christos 		printf("si_dma_start: started, flags=0x%x\n",
    426       1.1       gwr 			   ncr_sc->sc_state);
    427       1.1       gwr 	}
    428       1.1       gwr #endif
    429       1.1       gwr }
    430       1.1       gwr 
    431       1.1       gwr 
    432       1.1       gwr void
    433       1.1       gwr si_obio_dma_eop(ncr_sc)
    434       1.1       gwr 	struct ncr5380_softc *ncr_sc;
    435       1.1       gwr {
    436       1.1       gwr 
    437       1.1       gwr 	/* Not needed - DMA was stopped prior to examining sci_csr */
    438       1.1       gwr }
    439       1.1       gwr 
    440       1.1       gwr 
    441       1.1       gwr void
    442       1.1       gwr si_obio_dma_stop(ncr_sc)
    443       1.1       gwr 	struct ncr5380_softc *ncr_sc;
    444       1.1       gwr {
    445       1.1       gwr 	struct si_softc *sc = (struct si_softc *)ncr_sc;
    446       1.1       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    447       1.1       gwr 	struct si_dma_handle *dh = sr->sr_dma_hand;
    448       1.1       gwr 	volatile struct si_regs *si = sc->sc_regs;
    449       1.1       gwr 	int resid, ntrans, tmo, udc_cnt;
    450       1.1       gwr 
    451       1.1       gwr 	if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
    452       1.1       gwr #ifdef	DEBUG
    453       1.4  christos 		printf("si_dma_stop: dma not running\n");
    454       1.1       gwr #endif
    455       1.1       gwr 		return;
    456       1.1       gwr 	}
    457       1.1       gwr 	ncr_sc->sc_state &= ~NCR_DOINGDMA;
    458       1.1       gwr 
    459       1.2       gwr 	NCR_TRACE("si_dma_stop: top, csr=0x%x\n", si->si_csr);
    460       1.2       gwr 
    461       1.2       gwr 	/* OK, have either phase mis-match or end of DMA. */
    462       1.2       gwr 	/* Set an impossible phase to prevent data movement? */
    463       1.2       gwr 	*ncr_sc->sci_tcmd = PHASE_INVALID;
    464       1.2       gwr 
    465       1.2       gwr 	/* Check for DMA errors. */
    466       1.1       gwr 	if (si->si_csr & (SI_CSR_DMA_CONFLICT | SI_CSR_DMA_BUS_ERR)) {
    467       1.4  christos 		printf("si: DMA error, csr=0x%x, reset\n", si->si_csr);
    468       1.1       gwr 		sr->sr_xs->error = XS_DRIVER_STUFFUP;
    469       1.1       gwr 		ncr_sc->sc_state |= NCR_ABORTING;
    470      1.16       gwr 		si_obio_reset(ncr_sc);
    471       1.2       gwr 		goto out;
    472       1.1       gwr 	}
    473       1.1       gwr 
    474       1.1       gwr 	/* Note that timeout may have set the error flag. */
    475       1.1       gwr 	if (ncr_sc->sc_state & NCR_ABORTING)
    476       1.1       gwr 		goto out;
    477       1.1       gwr 
    478       1.1       gwr 	/*
    479       1.1       gwr 	 * After a read, wait for the FIFO to empty.
    480       1.1       gwr 	 * Note: this only works on the OBIO version.
    481       1.1       gwr 	 */
    482       1.1       gwr 	if ((dh->dh_flags & SIDH_OUT) == 0) {
    483       1.1       gwr 		tmo = 200000;	/* X10 = 2 sec. */
    484       1.1       gwr 		for (;;) {
    485       1.1       gwr 			if (si->si_csr & SI_CSR_FIFO_EMPTY)
    486       1.1       gwr 				break;
    487       1.1       gwr 			if (--tmo <= 0) {
    488       1.4  christos 				printf("si: dma fifo did not empty, reset\n");
    489       1.1       gwr 				ncr_sc->sc_state |= NCR_ABORTING;
    490      1.16       gwr 				/* si_obio_reset(ncr_sc); */
    491       1.1       gwr 				goto out;
    492       1.1       gwr 			}
    493       1.1       gwr 			delay(10);
    494       1.1       gwr 		}
    495       1.1       gwr 	}
    496       1.1       gwr 
    497       1.1       gwr 	/*
    498      1.15       gwr 	 * Now try to figure out how much actually transferred.
    499       1.1       gwr 	 * The fifo_count might not reflect how many bytes were
    500       1.2       gwr 	 * actually transferred.
    501       1.1       gwr 	 */
    502       1.1       gwr 	resid = si->fifo_count & 0xFFFF;
    503       1.1       gwr 	ntrans = sc->sc_reqlen - resid;
    504       1.1       gwr 
    505       1.1       gwr #ifdef	DEBUG
    506       1.1       gwr 	if (si_debug & 2) {
    507       1.4  christos 		printf("si_dma_stop: resid=0x%x ntrans=0x%x\n",
    508       1.1       gwr 		       resid, ntrans);
    509       1.1       gwr 	}
    510       1.1       gwr #endif
    511       1.1       gwr 
    512       1.1       gwr 	/* XXX: Treat (ntrans==0) as a special, non-error case? */
    513       1.1       gwr 	if (ntrans < MIN_DMA_LEN) {
    514       1.4  christos 		printf("si: fifo count: 0x%x\n", resid);
    515       1.1       gwr 		ncr_sc->sc_state |= NCR_ABORTING;
    516       1.1       gwr 		goto out;
    517       1.1       gwr 	}
    518       1.1       gwr 	if (ntrans > ncr_sc->sc_datalen)
    519       1.1       gwr 		panic("si_dma_stop: excess transfer");
    520       1.1       gwr 
    521       1.1       gwr 	/* Adjust data pointer */
    522       1.1       gwr 	ncr_sc->sc_dataptr += ntrans;
    523       1.1       gwr 	ncr_sc->sc_datalen -= ntrans;
    524       1.1       gwr 
    525       1.1       gwr 	/*
    526       1.1       gwr 	 * After a read, we may need to clean-up
    527       1.1       gwr 	 * "Left-over bytes" (yuck!)
    528       1.1       gwr 	 */
    529       1.1       gwr 	if ((dh->dh_flags & SIDH_OUT) == 0) {
    530       1.1       gwr 		/* If odd transfer count, grab last byte by hand. */
    531       1.1       gwr 		if (ntrans & 1) {
    532       1.1       gwr 			NCR_TRACE("si_dma_stop: leftover 1 at 0x%x\n",
    533       1.1       gwr 				(int) ncr_sc->sc_dataptr - 1);
    534       1.1       gwr 			ncr_sc->sc_dataptr[-1] =
    535       1.1       gwr 				(si->fifo_data & 0xff00) >> 8;
    536       1.1       gwr 			goto out;
    537       1.1       gwr 		}
    538       1.1       gwr 		/* UDC might not have transfered the last word. */
    539       1.1       gwr 		udc_cnt = si_obio_udc_read(si, UDC_ADR_COUNT);
    540       1.1       gwr 		if (((udc_cnt * 2) - resid) == 2) {
    541       1.1       gwr 			NCR_TRACE("si_dma_stop: leftover 2 at 0x%x\n",
    542       1.1       gwr 				(int) ncr_sc->sc_dataptr - 2);
    543       1.1       gwr 			ncr_sc->sc_dataptr[-2] =
    544       1.1       gwr 				(si->fifo_data & 0xff00) >> 8;
    545       1.1       gwr 			ncr_sc->sc_dataptr[-1] =
    546       1.1       gwr 				(si->fifo_data & 0x00ff);
    547       1.1       gwr 		}
    548       1.1       gwr 	}
    549       1.1       gwr 
    550       1.1       gwr out:
    551       1.1       gwr 	/* Reset the UDC. */
    552       1.1       gwr 	si_obio_udc_write(si, UDC_ADR_COMMAND, UDC_CMD_RESET);
    553       1.1       gwr 	si->fifo_count = 0;
    554       1.1       gwr 	si->si_csr &= ~SI_CSR_SEND;
    555       1.1       gwr 
    556       1.2       gwr 	/* Reset the FIFO */
    557       1.2       gwr 	si->si_csr &= ~SI_CSR_FIFO_RES;     /* active low */
    558       1.2       gwr 	si->si_csr |= SI_CSR_FIFO_RES;
    559       1.1       gwr 
    560       1.1       gwr 	/* Put SBIC back in PIO mode. */
    561       1.2       gwr 	/* XXX: set tcmd to PHASE_INVALID? */
    562       1.1       gwr 	*ncr_sc->sci_mode &= ~(SCI_MODE_DMA | SCI_MODE_DMA_IE);
    563       1.1       gwr 	*ncr_sc->sci_icmd = 0;
    564       1.1       gwr }
    565       1.1       gwr 
    566