Home | History | Annotate | Line # | Download | only in dev
si_obio.c revision 1.5
      1  1.5       gwr /*	$NetBSD: si_obio.c,v 1.5 1996/10/30 00:24:39 gwr Exp $	*/
      2  1.1       gwr 
      3  1.1       gwr /*
      4  1.1       gwr  * Copyright (c) 1995 David Jones, Gordon W. Ross
      5  1.1       gwr  * Copyright (c) 1994 Adam Glass
      6  1.1       gwr  * All rights reserved.
      7  1.1       gwr  *
      8  1.1       gwr  * Redistribution and use in source and binary forms, with or without
      9  1.1       gwr  * modification, are permitted provided that the following conditions
     10  1.1       gwr  * are met:
     11  1.1       gwr  * 1. Redistributions of source code must retain the above copyright
     12  1.1       gwr  *    notice, this list of conditions and the following disclaimer.
     13  1.1       gwr  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1       gwr  *    notice, this list of conditions and the following disclaimer in the
     15  1.1       gwr  *    documentation and/or other materials provided with the distribution.
     16  1.1       gwr  * 3. The name of the authors may not be used to endorse or promote products
     17  1.1       gwr  *    derived from this software without specific prior written permission.
     18  1.1       gwr  * 4. All advertising materials mentioning features or use of this software
     19  1.1       gwr  *    must display the following acknowledgement:
     20  1.1       gwr  *      This product includes software developed by
     21  1.1       gwr  *      Adam Glass, David Jones, and Gordon Ross
     22  1.1       gwr  *
     23  1.1       gwr  * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
     24  1.1       gwr  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25  1.1       gwr  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26  1.1       gwr  * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
     27  1.1       gwr  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     28  1.1       gwr  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     29  1.1       gwr  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30  1.1       gwr  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31  1.1       gwr  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32  1.1       gwr  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33  1.1       gwr  */
     34  1.1       gwr 
     35  1.1       gwr /*
     36  1.1       gwr  * This file contains only the machine-dependent parts of the
     37  1.1       gwr  * Sun3 SCSI driver.  (Autoconfig stuff and DMA functions.)
     38  1.1       gwr  * The machine-independent parts are in ncr5380sbc.c
     39  1.1       gwr  *
     40  1.1       gwr  * Supported hardware includes:
     41  1.1       gwr  * Sun SCSI-3 on OBIO (Sun3/50,Sun3/60)
     42  1.1       gwr  * Sun SCSI-3 on VME (Sun3/160,Sun3/260)
     43  1.1       gwr  *
     44  1.1       gwr  * Could be made to support the Sun3/E if someone wanted to.
     45  1.1       gwr  *
     46  1.1       gwr  * Note:  Both supported variants of the Sun SCSI-3 adapter have
     47  1.1       gwr  * some really unusual "features" for this driver to deal with,
     48  1.1       gwr  * generally related to the DMA engine.  The OBIO variant will
     49  1.1       gwr  * ignore any attempt to write the FIFO count register while the
     50  1.1       gwr  * SCSI bus is in DATA_IN or DATA_OUT phase.  This is dealt with
     51  1.1       gwr  * by setting the FIFO count early in COMMAND or MSG_IN phase.
     52  1.1       gwr  *
     53  1.1       gwr  * The VME variant has a bit to enable or disable the DMA engine,
     54  1.1       gwr  * but that bit also gates the interrupt line from the NCR5380!
     55  1.1       gwr  * Therefore, in order to get any interrupt from the 5380, (i.e.
     56  1.1       gwr  * for reselect) one must clear the DMA engine transfer count and
     57  1.1       gwr  * then enable DMA.  This has the further complication that you
     58  1.1       gwr  * CAN NOT touch the NCR5380 while the DMA enable bit is set, so
     59  1.1       gwr  * we have to turn DMA back off before we even look at the 5380.
     60  1.1       gwr  *
     61  1.1       gwr  * What wonderfully whacky hardware this is!
     62  1.1       gwr  *
     63  1.1       gwr  * Credits, history:
     64  1.1       gwr  *
     65  1.1       gwr  * David Jones wrote the initial version of this module, which
     66  1.1       gwr  * included support for the VME adapter only. (no reselection).
     67  1.1       gwr  *
     68  1.1       gwr  * Gordon Ross added support for the OBIO adapter, and re-worked
     69  1.1       gwr  * both the VME and OBIO code to support disconnect/reselect.
     70  1.1       gwr  * (Required figuring out the hardware "features" noted above.)
     71  1.1       gwr  *
     72  1.1       gwr  * The autoconfiguration boilerplate came from Adam Glass.
     73  1.1       gwr  */
     74  1.1       gwr 
     75  1.1       gwr /*****************************************************************
     76  1.1       gwr  * OBIO functions for DMA
     77  1.1       gwr  ****************************************************************/
     78  1.1       gwr 
     79  1.1       gwr #include <sys/param.h>
     80  1.1       gwr #include <sys/systm.h>
     81  1.1       gwr #include <sys/errno.h>
     82  1.1       gwr #include <sys/kernel.h>
     83  1.1       gwr #include <sys/malloc.h>
     84  1.1       gwr #include <sys/device.h>
     85  1.1       gwr #include <sys/buf.h>
     86  1.1       gwr #include <sys/proc.h>
     87  1.1       gwr #include <sys/user.h>
     88  1.1       gwr 
     89  1.1       gwr #include <scsi/scsi_all.h>
     90  1.1       gwr #include <scsi/scsi_debug.h>
     91  1.1       gwr #include <scsi/scsiconf.h>
     92  1.1       gwr 
     93  1.1       gwr #include <machine/autoconf.h>
     94  1.1       gwr #include <machine/isr.h>
     95  1.1       gwr #include <machine/obio.h>
     96  1.1       gwr #include <machine/dvma.h>
     97  1.1       gwr 
     98  1.1       gwr #define DEBUG XXX
     99  1.1       gwr 
    100  1.1       gwr #include <dev/ic/ncr5380reg.h>
    101  1.1       gwr #include <dev/ic/ncr5380var.h>
    102  1.1       gwr 
    103  1.1       gwr #include "sireg.h"
    104  1.1       gwr #include "sivar.h"
    105  1.1       gwr #include "am9516.h"
    106  1.1       gwr 
    107  1.1       gwr /*
    108  1.1       gwr  * How many uS. to delay after touching the am9516 UDC.
    109  1.1       gwr  */
    110  1.1       gwr #define UDC_WAIT_USEC 5
    111  1.1       gwr 
    112  1.1       gwr void si_obio_dma_setup __P((struct ncr5380_softc *));
    113  1.1       gwr void si_obio_dma_start __P((struct ncr5380_softc *));
    114  1.1       gwr void si_obio_dma_eop __P((struct ncr5380_softc *));
    115  1.1       gwr void si_obio_dma_stop __P((struct ncr5380_softc *));
    116  1.1       gwr 
    117  1.1       gwr /*
    118  1.1       gwr  * New-style autoconfig attachment
    119  1.1       gwr  */
    120  1.1       gwr 
    121  1.1       gwr static int	si_obio_match __P((struct device *, void *, void *));
    122  1.1       gwr static void	si_obio_attach __P((struct device *, struct device *, void *));
    123  1.1       gwr 
    124  1.1       gwr struct cfattach si_obio_ca = {
    125  1.1       gwr 	sizeof(struct si_softc), si_obio_match, si_obio_attach
    126  1.1       gwr };
    127  1.1       gwr 
    128  1.1       gwr /* Options.  Interesting values are: 1,3,7 */
    129  1.2       gwr /* XXX: Using 1 for now to mask a (pmap?) bug not yet found... */
    130  1.2       gwr int si_obio_options = 1;	/* XXX */
    131  1.1       gwr 
    132  1.1       gwr 
    133  1.1       gwr static int
    134  1.1       gwr si_obio_match(parent, vcf, args)
    135  1.1       gwr 	struct device	*parent;
    136  1.1       gwr 	void		*vcf, *args;
    137  1.1       gwr {
    138  1.1       gwr 	struct cfdata	*cf = vcf;
    139  1.1       gwr 	struct confargs *ca = args;
    140  1.1       gwr 
    141  1.5       gwr 	/* Make sure there is something there... */
    142  1.5       gwr 	if (bus_peek(ca->ca_bustype, ca->ca_paddr + 1, 1) == -1)
    143  1.1       gwr 		return (0);
    144  1.1       gwr 
    145  1.5       gwr 	/* Default interrupt priority. */
    146  1.5       gwr 	if (ca->ca_intpri == -1)
    147  1.5       gwr 		ca->ca_intpri = 2;
    148  1.1       gwr 
    149  1.5       gwr 	return (1);
    150  1.1       gwr }
    151  1.1       gwr 
    152  1.1       gwr static void
    153  1.1       gwr si_obio_attach(parent, self, args)
    154  1.1       gwr 	struct device	*parent, *self;
    155  1.1       gwr 	void		*args;
    156  1.1       gwr {
    157  1.1       gwr 	struct si_softc *sc = (struct si_softc *) self;
    158  1.1       gwr 	struct ncr5380_softc *ncr_sc = &sc->ncr_sc;
    159  1.1       gwr 	struct cfdata *cf = self->dv_cfdata;
    160  1.1       gwr 	struct confargs *ca = args;
    161  1.1       gwr 
    162  1.5       gwr 	/* Get options from config flags... */
    163  1.5       gwr 	sc->sc_options = si_obio_options;
    164  1.5       gwr 	printf(": options=%d\n", sc->sc_options);
    165  1.1       gwr 
    166  1.1       gwr 	sc->sc_adapter_type = ca->ca_bustype;
    167  1.1       gwr 	sc->sc_regs = (struct si_regs *)
    168  1.1       gwr 		obio_alloc(ca->ca_paddr, sizeof(struct si_regs));
    169  1.1       gwr 
    170  1.1       gwr 	/*
    171  1.1       gwr 	 * MD function pointers used by the MI code.
    172  1.1       gwr 	 */
    173  1.1       gwr 	ncr_sc->sc_pio_out = ncr5380_pio_out;
    174  1.1       gwr 	ncr_sc->sc_pio_in =  ncr5380_pio_in;
    175  1.1       gwr 	ncr_sc->sc_dma_alloc = si_dma_alloc;
    176  1.1       gwr 	ncr_sc->sc_dma_free  = si_dma_free;
    177  1.1       gwr 	ncr_sc->sc_dma_setup = si_obio_dma_setup;
    178  1.1       gwr 	ncr_sc->sc_dma_start = si_obio_dma_start;
    179  1.2       gwr 	ncr_sc->sc_dma_poll  = si_dma_poll;
    180  1.2       gwr 	ncr_sc->sc_dma_eop   = si_obio_dma_eop;
    181  1.1       gwr 	ncr_sc->sc_dma_stop  = si_obio_dma_stop;
    182  1.1       gwr 	ncr_sc->sc_intr_on   = NULL;
    183  1.1       gwr 	ncr_sc->sc_intr_off  = NULL;
    184  1.1       gwr 
    185  1.1       gwr 	/* Need DVMA-capable memory for the UDC command block. */
    186  1.1       gwr 	sc->sc_dmacmd = dvma_malloc(sizeof (struct udc_table));
    187  1.1       gwr 
    188  1.1       gwr 	/* Attach interrupt handler. */
    189  1.5       gwr 	isr_add_autovect(si_intr, (void *)sc, ca->ca_intpri);
    190  1.1       gwr 
    191  1.1       gwr 	/* Do the common attach stuff. */
    192  1.1       gwr 	si_attach(sc);
    193  1.1       gwr }
    194  1.1       gwr 
    195  1.1       gwr 
    196  1.1       gwr static __inline__ void
    197  1.1       gwr si_obio_udc_write(si, regnum, value)
    198  1.1       gwr 	volatile struct si_regs *si;
    199  1.1       gwr 	int regnum, value;
    200  1.1       gwr {
    201  1.1       gwr 	si->udc_addr = regnum;
    202  1.1       gwr 	delay(UDC_WAIT_USEC);
    203  1.1       gwr 	si->udc_data = value;
    204  1.1       gwr 	delay(UDC_WAIT_USEC);
    205  1.1       gwr }
    206  1.1       gwr 
    207  1.1       gwr static __inline__ int
    208  1.1       gwr si_obio_udc_read(si, regnum)
    209  1.1       gwr 	volatile struct si_regs *si;
    210  1.1       gwr 	int regnum;
    211  1.1       gwr {
    212  1.1       gwr 	int value;
    213  1.1       gwr 
    214  1.1       gwr 	si->udc_addr = regnum;
    215  1.1       gwr 	delay(UDC_WAIT_USEC);
    216  1.1       gwr 	value = si->udc_data;
    217  1.1       gwr 	delay(UDC_WAIT_USEC);
    218  1.1       gwr 
    219  1.1       gwr 	return (value);
    220  1.1       gwr }
    221  1.1       gwr 
    222  1.1       gwr 
    223  1.1       gwr /*
    224  1.1       gwr  * This function is called during the COMMAND or MSG_IN phase
    225  1.1       gwr  * that preceeds a DATA_IN or DATA_OUT phase, in case we need
    226  1.1       gwr  * to setup the DMA engine before the bus enters a DATA phase.
    227  1.1       gwr  *
    228  1.1       gwr  * The OBIO "si" IGNORES any attempt to set the FIFO count
    229  1.1       gwr  * register after the SCSI bus goes into any DATA phase, so
    230  1.1       gwr  * this function has to setup the evil FIFO logic.
    231  1.1       gwr  */
    232  1.1       gwr void
    233  1.1       gwr si_obio_dma_setup(ncr_sc)
    234  1.1       gwr 	struct ncr5380_softc *ncr_sc;
    235  1.1       gwr {
    236  1.1       gwr 	struct si_softc *sc = (struct si_softc *)ncr_sc;
    237  1.2       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    238  1.2       gwr 	struct si_dma_handle *dh = sr->sr_dma_hand;
    239  1.1       gwr 	volatile struct si_regs *si = sc->sc_regs;
    240  1.2       gwr 	struct udc_table *cmd;
    241  1.2       gwr 	long data_pa, cmd_pa;
    242  1.2       gwr 	int xlen;
    243  1.2       gwr 
    244  1.2       gwr 	/*
    245  1.2       gwr 	 * Get the DVMA mapping for this segment.
    246  1.2       gwr 	 * XXX - Should separate allocation and mapin.
    247  1.2       gwr 	 */
    248  1.2       gwr 	data_pa = dvma_kvtopa(dh->dh_dvma, sc->sc_adapter_type);
    249  1.2       gwr 	data_pa += (ncr_sc->sc_dataptr - dh->dh_addr);
    250  1.2       gwr 	if (data_pa & 1)
    251  1.2       gwr 		panic("si_dma_start: bad pa=0x%x", data_pa);
    252  1.2       gwr 	xlen = ncr_sc->sc_datalen;
    253  1.2       gwr 	sc->sc_reqlen = xlen; 	/* XXX: or less? */
    254  1.1       gwr 
    255  1.1       gwr #ifdef	DEBUG
    256  1.2       gwr 	if (si_debug & 2) {
    257  1.4  christos 		printf("si_dma_setup: dh=0x%x, pa=0x%x, xlen=%d\n",
    258  1.2       gwr 			   dh, data_pa, xlen);
    259  1.1       gwr 	}
    260  1.1       gwr #endif
    261  1.1       gwr 
    262  1.1       gwr 	/* Reset the UDC. (In case not already reset?) */
    263  1.1       gwr 	si_obio_udc_write(si, UDC_ADR_COMMAND, UDC_CMD_RESET);
    264  1.1       gwr 
    265  1.1       gwr 	/* Reset the FIFO */
    266  1.1       gwr 	si->si_csr &= ~SI_CSR_FIFO_RES; 	/* active low */
    267  1.1       gwr 	si->si_csr |= SI_CSR_FIFO_RES;
    268  1.1       gwr 
    269  1.1       gwr 	/* Set direction (send/recv) */
    270  1.2       gwr 	if (dh->dh_flags & SIDH_OUT) {
    271  1.1       gwr 		si->si_csr |= SI_CSR_SEND;
    272  1.1       gwr 	} else {
    273  1.1       gwr 		si->si_csr &= ~SI_CSR_SEND;
    274  1.1       gwr 	}
    275  1.1       gwr 
    276  1.1       gwr 	/* Set the FIFO counter. */
    277  1.1       gwr 	si->fifo_count = xlen;
    278  1.1       gwr 
    279  1.2       gwr 	/* Reset the UDC. */
    280  1.2       gwr 	si_obio_udc_write(si, UDC_ADR_COMMAND, UDC_CMD_RESET);
    281  1.2       gwr 
    282  1.1       gwr 	/*
    283  1.2       gwr 	 * XXX: Reset the FIFO again!  Comment from Sprite:
    284  1.1       gwr 	 * Go through reset again becuase of the bug on the 3/50
    285  1.1       gwr 	 * where bytes occasionally linger in the DMA fifo.
    286  1.1       gwr 	 */
    287  1.1       gwr 	si->si_csr &= ~SI_CSR_FIFO_RES; 	/* active low */
    288  1.1       gwr 	si->si_csr |= SI_CSR_FIFO_RES;
    289  1.1       gwr 
    290  1.1       gwr #ifdef	DEBUG
    291  1.2       gwr 	/* Make sure the extra FIFO reset did not hit the count. */
    292  1.2       gwr 	if (si->fifo_count != xlen) {
    293  1.4  christos 		printf("si_dma_setup: fifo_count=0x%x, xlen=0x%x\n",
    294  1.1       gwr 			   si->fifo_count, xlen);
    295  1.1       gwr 		Debugger();
    296  1.1       gwr 	}
    297  1.1       gwr #endif
    298  1.1       gwr 
    299  1.1       gwr 	/*
    300  1.2       gwr 	 * Set up the DMA controller.  The DMA controller on
    301  1.2       gwr 	 * OBIO needs a command block in DVMA space.
    302  1.1       gwr 	 */
    303  1.1       gwr 	cmd = sc->sc_dmacmd;
    304  1.1       gwr 	cmd->addrh = ((data_pa & 0xFF0000) >> 8) | UDC_ADDR_INFO;
    305  1.1       gwr 	cmd->addrl = data_pa & 0xFFFF;
    306  1.1       gwr 	cmd->count = xlen / 2;	/* bytes -> words */
    307  1.1       gwr 	cmd->cmrh = UDC_CMR_HIGH;
    308  1.1       gwr 	if (dh->dh_flags & SIDH_OUT) {
    309  1.2       gwr 		if (xlen & 1)
    310  1.2       gwr 			cmd->count++;
    311  1.1       gwr 		cmd->cmrl = UDC_CMR_LSEND;
    312  1.1       gwr 		cmd->rsel = UDC_RSEL_SEND;
    313  1.1       gwr 	} else {
    314  1.1       gwr 		cmd->cmrl = UDC_CMR_LRECV;
    315  1.1       gwr 		cmd->rsel = UDC_RSEL_RECV;
    316  1.1       gwr 	}
    317  1.1       gwr 
    318  1.1       gwr 	/* Tell the DMA chip where the control block is. */
    319  1.1       gwr 	cmd_pa = dvma_kvtopa((long)cmd, BUS_OBIO);
    320  1.1       gwr 	si_obio_udc_write(si, UDC_ADR_CAR_HIGH,
    321  1.1       gwr 					  (cmd_pa & 0xff0000) >> 8);
    322  1.1       gwr 	si_obio_udc_write(si, UDC_ADR_CAR_LOW,
    323  1.1       gwr 					  (cmd_pa & 0xffff));
    324  1.1       gwr 
    325  1.1       gwr 	/* Tell the chip to be a DMA master. */
    326  1.1       gwr 	si_obio_udc_write(si, UDC_ADR_MODE, UDC_MODE);
    327  1.1       gwr 
    328  1.1       gwr 	/* Tell the chip to interrupt on error. */
    329  1.1       gwr 	si_obio_udc_write(si, UDC_ADR_COMMAND, UDC_CMD_CIE);
    330  1.1       gwr 
    331  1.2       gwr 	/* Will do "start chain" command in _dma_start. */
    332  1.2       gwr }
    333  1.2       gwr 
    334  1.2       gwr 
    335  1.2       gwr void
    336  1.2       gwr si_obio_dma_start(ncr_sc)
    337  1.2       gwr 	struct ncr5380_softc *ncr_sc;
    338  1.2       gwr {
    339  1.2       gwr 	struct si_softc *sc = (struct si_softc *)ncr_sc;
    340  1.2       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    341  1.2       gwr 	struct si_dma_handle *dh = sr->sr_dma_hand;
    342  1.2       gwr 	volatile struct si_regs *si = sc->sc_regs;
    343  1.2       gwr 	int s;
    344  1.2       gwr 
    345  1.2       gwr #ifdef	DEBUG
    346  1.2       gwr 	if (si_debug & 2) {
    347  1.4  christos 		printf("si_dma_start: sr=0x%x\n", sr);
    348  1.2       gwr 	}
    349  1.2       gwr #endif
    350  1.2       gwr 
    351  1.2       gwr 	/* This MAY be time critical (not sure). */
    352  1.2       gwr 	s = splhigh();
    353  1.1       gwr 
    354  1.1       gwr 	/* Finally, give the UDC a "start chain" command. */
    355  1.1       gwr 	si_obio_udc_write(si, UDC_ADR_COMMAND, UDC_CMD_STRT_CHN);
    356  1.1       gwr 
    357  1.1       gwr 	/*
    358  1.1       gwr 	 * Acknowledge the phase change.  (After DMA setup!)
    359  1.1       gwr 	 * Put the SBIC into DMA mode, and start the transfer.
    360  1.1       gwr 	 */
    361  1.1       gwr 	if (dh->dh_flags & SIDH_OUT) {
    362  1.1       gwr 		*ncr_sc->sci_tcmd = PHASE_DATA_OUT;
    363  1.1       gwr 		SCI_CLR_INTR(ncr_sc);
    364  1.1       gwr 		*ncr_sc->sci_icmd = SCI_ICMD_DATA;
    365  1.1       gwr 		*ncr_sc->sci_mode |= (SCI_MODE_DMA | SCI_MODE_DMA_IE);
    366  1.1       gwr 		*ncr_sc->sci_dma_send = 0;	/* start it */
    367  1.1       gwr 	} else {
    368  1.1       gwr 		*ncr_sc->sci_tcmd = PHASE_DATA_IN;
    369  1.1       gwr 		SCI_CLR_INTR(ncr_sc);
    370  1.1       gwr 		*ncr_sc->sci_icmd = 0;
    371  1.1       gwr 		*ncr_sc->sci_mode |= (SCI_MODE_DMA | SCI_MODE_DMA_IE);
    372  1.1       gwr 		*ncr_sc->sci_irecv = 0;	/* start it */
    373  1.1       gwr 	}
    374  1.1       gwr 
    375  1.2       gwr 	splx(s);
    376  1.1       gwr 	ncr_sc->sc_state |= NCR_DOINGDMA;
    377  1.1       gwr 
    378  1.1       gwr #ifdef	DEBUG
    379  1.1       gwr 	if (si_debug & 2) {
    380  1.4  christos 		printf("si_dma_start: started, flags=0x%x\n",
    381  1.1       gwr 			   ncr_sc->sc_state);
    382  1.1       gwr 	}
    383  1.1       gwr #endif
    384  1.1       gwr }
    385  1.1       gwr 
    386  1.1       gwr 
    387  1.1       gwr void
    388  1.1       gwr si_obio_dma_eop(ncr_sc)
    389  1.1       gwr 	struct ncr5380_softc *ncr_sc;
    390  1.1       gwr {
    391  1.1       gwr 
    392  1.1       gwr 	/* Not needed - DMA was stopped prior to examining sci_csr */
    393  1.1       gwr }
    394  1.1       gwr 
    395  1.1       gwr 
    396  1.1       gwr void
    397  1.1       gwr si_obio_dma_stop(ncr_sc)
    398  1.1       gwr 	struct ncr5380_softc *ncr_sc;
    399  1.1       gwr {
    400  1.1       gwr 	struct si_softc *sc = (struct si_softc *)ncr_sc;
    401  1.1       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    402  1.1       gwr 	struct si_dma_handle *dh = sr->sr_dma_hand;
    403  1.1       gwr 	volatile struct si_regs *si = sc->sc_regs;
    404  1.1       gwr 	int resid, ntrans, tmo, udc_cnt;
    405  1.1       gwr 
    406  1.1       gwr 	if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
    407  1.1       gwr #ifdef	DEBUG
    408  1.4  christos 		printf("si_dma_stop: dma not running\n");
    409  1.1       gwr #endif
    410  1.1       gwr 		return;
    411  1.1       gwr 	}
    412  1.1       gwr 	ncr_sc->sc_state &= ~NCR_DOINGDMA;
    413  1.1       gwr 
    414  1.2       gwr 	NCR_TRACE("si_dma_stop: top, csr=0x%x\n", si->si_csr);
    415  1.2       gwr 
    416  1.2       gwr 	/* OK, have either phase mis-match or end of DMA. */
    417  1.2       gwr 	/* Set an impossible phase to prevent data movement? */
    418  1.2       gwr 	*ncr_sc->sci_tcmd = PHASE_INVALID;
    419  1.2       gwr 
    420  1.2       gwr 	/* Check for DMA errors. */
    421  1.1       gwr 	if (si->si_csr & (SI_CSR_DMA_CONFLICT | SI_CSR_DMA_BUS_ERR)) {
    422  1.4  christos 		printf("si: DMA error, csr=0x%x, reset\n", si->si_csr);
    423  1.1       gwr 		sr->sr_xs->error = XS_DRIVER_STUFFUP;
    424  1.1       gwr 		ncr_sc->sc_state |= NCR_ABORTING;
    425  1.1       gwr 		si_reset_adapter(ncr_sc);
    426  1.2       gwr 		goto out;
    427  1.1       gwr 	}
    428  1.1       gwr 
    429  1.1       gwr 	/* Note that timeout may have set the error flag. */
    430  1.1       gwr 	if (ncr_sc->sc_state & NCR_ABORTING)
    431  1.1       gwr 		goto out;
    432  1.1       gwr 
    433  1.1       gwr 	/*
    434  1.1       gwr 	 * After a read, wait for the FIFO to empty.
    435  1.1       gwr 	 * Note: this only works on the OBIO version.
    436  1.1       gwr 	 */
    437  1.1       gwr 	if ((dh->dh_flags & SIDH_OUT) == 0) {
    438  1.1       gwr 		tmo = 200000;	/* X10 = 2 sec. */
    439  1.1       gwr 		for (;;) {
    440  1.1       gwr 			if (si->si_csr & SI_CSR_FIFO_EMPTY)
    441  1.1       gwr 				break;
    442  1.1       gwr 			if (--tmo <= 0) {
    443  1.4  christos 				printf("si: dma fifo did not empty, reset\n");
    444  1.1       gwr 				ncr_sc->sc_state |= NCR_ABORTING;
    445  1.1       gwr 				/* si_reset_adapter(ncr_sc); */
    446  1.1       gwr 				goto out;
    447  1.1       gwr 			}
    448  1.1       gwr 			delay(10);
    449  1.1       gwr 		}
    450  1.1       gwr 	}
    451  1.1       gwr 
    452  1.1       gwr 	/*
    453  1.1       gwr 	 * Now try to figure out how much actually transferred
    454  1.1       gwr 	 * The fifo_count might not reflect how many bytes were
    455  1.2       gwr 	 * actually transferred.
    456  1.1       gwr 	 */
    457  1.1       gwr 	resid = si->fifo_count & 0xFFFF;
    458  1.1       gwr 	ntrans = sc->sc_reqlen - resid;
    459  1.1       gwr 
    460  1.1       gwr #ifdef	DEBUG
    461  1.1       gwr 	if (si_debug & 2) {
    462  1.4  christos 		printf("si_dma_stop: resid=0x%x ntrans=0x%x\n",
    463  1.1       gwr 		       resid, ntrans);
    464  1.1       gwr 	}
    465  1.1       gwr #endif
    466  1.1       gwr 
    467  1.1       gwr 	/* XXX: Treat (ntrans==0) as a special, non-error case? */
    468  1.1       gwr 	if (ntrans < MIN_DMA_LEN) {
    469  1.4  christos 		printf("si: fifo count: 0x%x\n", resid);
    470  1.1       gwr 		ncr_sc->sc_state |= NCR_ABORTING;
    471  1.1       gwr 		goto out;
    472  1.1       gwr 	}
    473  1.1       gwr 	if (ntrans > ncr_sc->sc_datalen)
    474  1.1       gwr 		panic("si_dma_stop: excess transfer");
    475  1.1       gwr 
    476  1.1       gwr 	/* Adjust data pointer */
    477  1.1       gwr 	ncr_sc->sc_dataptr += ntrans;
    478  1.1       gwr 	ncr_sc->sc_datalen -= ntrans;
    479  1.1       gwr 
    480  1.1       gwr 	/*
    481  1.1       gwr 	 * After a read, we may need to clean-up
    482  1.1       gwr 	 * "Left-over bytes" (yuck!)
    483  1.1       gwr 	 */
    484  1.1       gwr 	if ((dh->dh_flags & SIDH_OUT) == 0) {
    485  1.1       gwr 		/* If odd transfer count, grab last byte by hand. */
    486  1.1       gwr 		if (ntrans & 1) {
    487  1.1       gwr 			NCR_TRACE("si_dma_stop: leftover 1 at 0x%x\n",
    488  1.1       gwr 				(int) ncr_sc->sc_dataptr - 1);
    489  1.1       gwr 			ncr_sc->sc_dataptr[-1] =
    490  1.1       gwr 				(si->fifo_data & 0xff00) >> 8;
    491  1.1       gwr 			goto out;
    492  1.1       gwr 		}
    493  1.1       gwr 		/* UDC might not have transfered the last word. */
    494  1.1       gwr 		udc_cnt = si_obio_udc_read(si, UDC_ADR_COUNT);
    495  1.1       gwr 		if (((udc_cnt * 2) - resid) == 2) {
    496  1.1       gwr 			NCR_TRACE("si_dma_stop: leftover 2 at 0x%x\n",
    497  1.1       gwr 				(int) ncr_sc->sc_dataptr - 2);
    498  1.1       gwr 			ncr_sc->sc_dataptr[-2] =
    499  1.1       gwr 				(si->fifo_data & 0xff00) >> 8;
    500  1.1       gwr 			ncr_sc->sc_dataptr[-1] =
    501  1.1       gwr 				(si->fifo_data & 0x00ff);
    502  1.1       gwr 		}
    503  1.1       gwr 	}
    504  1.1       gwr 
    505  1.1       gwr out:
    506  1.1       gwr 	/* Reset the UDC. */
    507  1.1       gwr 	si_obio_udc_write(si, UDC_ADR_COMMAND, UDC_CMD_RESET);
    508  1.1       gwr 	si->fifo_count = 0;
    509  1.1       gwr 	si->si_csr &= ~SI_CSR_SEND;
    510  1.1       gwr 
    511  1.2       gwr 	/* Reset the FIFO */
    512  1.2       gwr 	si->si_csr &= ~SI_CSR_FIFO_RES;     /* active low */
    513  1.2       gwr 	si->si_csr |= SI_CSR_FIFO_RES;
    514  1.1       gwr 
    515  1.1       gwr 	/* Put SBIC back in PIO mode. */
    516  1.2       gwr 	/* XXX: set tcmd to PHASE_INVALID? */
    517  1.1       gwr 	*ncr_sc->sci_mode &= ~(SCI_MODE_DMA | SCI_MODE_DMA_IE);
    518  1.1       gwr 	*ncr_sc->sci_icmd = 0;
    519  1.1       gwr }
    520  1.1       gwr 
    521