Home | History | Annotate | Line # | Download | only in dev
si_sebuf.c revision 1.23
      1  1.23  christos /*	$NetBSD: si_sebuf.c,v 1.23 2005/12/11 12:19:20 christos Exp $	*/
      2   1.1       gwr 
      3   1.1       gwr /*-
      4   1.1       gwr  * Copyright (c) 1996 The NetBSD Foundation, Inc.
      5   1.1       gwr  * All rights reserved.
      6   1.1       gwr  *
      7   1.1       gwr  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1       gwr  * by Gordon W. Ross.
      9   1.1       gwr  *
     10   1.1       gwr  * Redistribution and use in source and binary forms, with or without
     11   1.1       gwr  * modification, are permitted provided that the following conditions
     12   1.1       gwr  * are met:
     13   1.1       gwr  * 1. Redistributions of source code must retain the above copyright
     14   1.1       gwr  *    notice, this list of conditions and the following disclaimer.
     15   1.1       gwr  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1       gwr  *    notice, this list of conditions and the following disclaimer in the
     17   1.1       gwr  *    documentation and/or other materials provided with the distribution.
     18   1.1       gwr  * 3. All advertising materials mentioning features or use of this software
     19   1.1       gwr  *    must display the following acknowledgement:
     20   1.1       gwr  *        This product includes software developed by the NetBSD
     21   1.1       gwr  *        Foundation, Inc. and its contributors.
     22   1.1       gwr  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23   1.1       gwr  *    contributors may be used to endorse or promote products derived
     24   1.1       gwr  *    from this software without specific prior written permission.
     25   1.1       gwr  *
     26   1.1       gwr  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27   1.1       gwr  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28   1.1       gwr  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29   1.1       gwr  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30   1.1       gwr  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31   1.1       gwr  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32   1.1       gwr  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33   1.1       gwr  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34   1.1       gwr  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35   1.1       gwr  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36   1.1       gwr  * POSSIBILITY OF SUCH DAMAGE.
     37   1.1       gwr  */
     38   1.1       gwr 
     39   1.1       gwr /*
     40   1.1       gwr  * Sun3/E SCSI driver (machine-dependent portion).
     41   1.1       gwr  * The machine-independent parts are in ncr5380sbc.c
     42   1.1       gwr  *
     43   1.1       gwr  * XXX - Mostly from the si driver.  Merge?
     44   1.1       gwr  */
     45  1.21     lukem 
     46  1.21     lukem #include <sys/cdefs.h>
     47  1.23  christos __KERNEL_RCSID(0, "$NetBSD: si_sebuf.c,v 1.23 2005/12/11 12:19:20 christos Exp $");
     48   1.1       gwr 
     49   1.1       gwr #include <sys/param.h>
     50   1.1       gwr #include <sys/systm.h>
     51   1.1       gwr #include <sys/errno.h>
     52   1.1       gwr #include <sys/kernel.h>
     53   1.1       gwr #include <sys/malloc.h>
     54   1.1       gwr #include <sys/device.h>
     55   1.1       gwr #include <sys/buf.h>
     56   1.1       gwr #include <sys/proc.h>
     57   1.1       gwr #include <sys/user.h>
     58   1.1       gwr 
     59   1.1       gwr #include <dev/scsipi/scsi_all.h>
     60   1.1       gwr #include <dev/scsipi/scsipi_all.h>
     61   1.1       gwr #include <dev/scsipi/scsipi_debug.h>
     62   1.1       gwr #include <dev/scsipi/scsiconf.h>
     63   1.1       gwr 
     64   1.1       gwr #include <machine/autoconf.h>
     65   1.1       gwr 
     66   1.5       gwr /* #define DEBUG XXX */
     67   1.1       gwr 
     68   1.1       gwr #include <dev/ic/ncr5380reg.h>
     69   1.1       gwr #include <dev/ic/ncr5380var.h>
     70   1.1       gwr 
     71   1.1       gwr #include "sereg.h"
     72   1.1       gwr #include "sevar.h"
     73   1.1       gwr 
     74   1.1       gwr /*
     75   1.1       gwr  * Transfers smaller than this are done using PIO
     76   1.1       gwr  * (on assumption they're not worth DMA overhead)
     77   1.1       gwr  */
     78   1.1       gwr #define	MIN_DMA_LEN 128
     79   1.1       gwr 
     80   1.1       gwr /*
     81   1.1       gwr  * Transfers lager than 65535 bytes need to be split-up.
     82   1.1       gwr  * (Some of the FIFO logic has only 16 bits counters.)
     83   1.1       gwr  * Make the size an integer multiple of the page size
     84   1.1       gwr  * to avoid buf/cluster remap problems.  (paranoid?)
     85   1.1       gwr  */
     86   1.1       gwr #define	MAX_DMA_LEN 0xE000
     87   1.1       gwr 
     88   1.1       gwr /*
     89   1.1       gwr  * This structure is used to keep track of mapped DMA requests.
     90   1.1       gwr  */
     91   1.1       gwr struct se_dma_handle {
     92   1.1       gwr 	int 		dh_flags;
     93   1.1       gwr #define	SIDH_BUSY	1		/* This DH is in use */
     94   1.1       gwr #define	SIDH_OUT	2		/* DMA does data out (write) */
     95   1.1       gwr 	u_char *	dh_addr;	/* KVA of start of buffer */
     96   1.1       gwr 	int 		dh_maplen;	/* Length of KVA mapping. */
     97   1.1       gwr 	long		dh_dma; 	/* Offset in DMA buffer. */
     98   1.1       gwr };
     99   1.1       gwr 
    100   1.1       gwr /*
    101   1.1       gwr  * The first structure member has to be the ncr5380_softc
    102   1.1       gwr  * so we can just cast to go back and fourth between them.
    103   1.1       gwr  */
    104   1.1       gwr struct se_softc {
    105   1.1       gwr 	struct ncr5380_softc	ncr_sc;
    106   1.1       gwr 	volatile struct se_regs	*sc_regs;
    107   1.1       gwr 	int		sc_adapter_type;
    108   1.1       gwr 	int		sc_adapter_iv;		/* int. vec */
    109   1.1       gwr 	int 	sc_options;			/* options for this instance */
    110   1.1       gwr 	int 	sc_reqlen;  		/* requested transfer length */
    111   1.1       gwr 	struct se_dma_handle *sc_dma;
    112   1.1       gwr 	/* DMA command block for the OBIO controller. */
    113   1.1       gwr 	void *sc_dmacmd;
    114   1.1       gwr };
    115   1.1       gwr 
    116   1.1       gwr /* Options for disconnect/reselect, DMA, and interrupts. */
    117   1.1       gwr #define SE_NO_DISCONNECT    0xff
    118   1.1       gwr #define SE_NO_PARITY_CHK  0xff00
    119   1.1       gwr #define SE_FORCE_POLLING 0x10000
    120   1.1       gwr #define SE_DISABLE_DMA   0x20000
    121   1.1       gwr 
    122  1.22       chs void se_dma_alloc(struct ncr5380_softc *);
    123  1.22       chs void se_dma_free(struct ncr5380_softc *);
    124  1.22       chs void se_dma_poll(struct ncr5380_softc *);
    125  1.22       chs 
    126  1.22       chs void se_dma_setup(struct ncr5380_softc *);
    127  1.22       chs void se_dma_start(struct ncr5380_softc *);
    128  1.22       chs void se_dma_eop(struct ncr5380_softc *);
    129  1.22       chs void se_dma_stop(struct ncr5380_softc *);
    130   1.1       gwr 
    131  1.22       chs void se_intr_on (struct ncr5380_softc *);
    132  1.22       chs void se_intr_off(struct ncr5380_softc *);
    133   1.1       gwr 
    134  1.22       chs static int  se_intr(void *);
    135  1.22       chs static void se_reset(struct ncr5380_softc *);
    136   1.1       gwr 
    137   1.1       gwr /*
    138   1.1       gwr  * New-style autoconfig attachment
    139   1.1       gwr  */
    140   1.1       gwr 
    141  1.22       chs static int	se_match(struct device *, struct cfdata *, void *);
    142  1.22       chs static void	se_attach(struct device *, struct device *, void *);
    143   1.1       gwr 
    144  1.17   thorpej CFATTACH_DECL(si_sebuf, sizeof(struct se_softc),
    145  1.18   thorpej     se_match, se_attach, NULL, NULL);
    146   1.1       gwr 
    147  1.22       chs static void	se_minphys(struct buf *);
    148   1.1       gwr 
    149   1.1       gwr /* Options for disconnect/reselect, DMA, and interrupts. */
    150   1.4       gwr int se_options = SE_DISABLE_DMA | SE_FORCE_POLLING | 0xff;
    151   1.1       gwr 
    152   1.1       gwr /* How long to wait for DMA before declaring an error. */
    153   1.1       gwr int se_dma_intr_timo = 500;	/* ticks (sec. X 100) */
    154   1.1       gwr 
    155   1.1       gwr int se_debug = 0;
    156   1.1       gwr 
    157  1.22       chs static int
    158  1.22       chs se_match(struct device *parent, struct cfdata *cf, void *args)
    159   1.1       gwr {
    160   1.1       gwr 	struct sebuf_attach_args *aa = args;
    161   1.1       gwr 
    162   1.1       gwr 	/* Match by name. */
    163   1.1       gwr 	if (strcmp(aa->name, "se"))
    164   1.1       gwr 		return (0);
    165   1.1       gwr 
    166   1.2       gwr 	/* Anyting else to check? */
    167   1.1       gwr 
    168   1.1       gwr 	return (1);
    169   1.1       gwr }
    170   1.1       gwr 
    171  1.22       chs static void
    172  1.22       chs se_attach(struct device *parent, struct device *self, void *args)
    173   1.1       gwr {
    174   1.1       gwr 	struct se_softc *sc = (struct se_softc *) self;
    175   1.1       gwr 	struct ncr5380_softc *ncr_sc = &sc->ncr_sc;
    176   1.1       gwr 	struct cfdata *cf = self->dv_cfdata;
    177   1.1       gwr 	struct sebuf_attach_args *aa = args;
    178   1.1       gwr 	volatile struct se_regs *regs;
    179   1.1       gwr 	int i;
    180   1.1       gwr 
    181   1.1       gwr 	/* Get options from config flags if specified. */
    182   1.1       gwr 	if (cf->cf_flags)
    183   1.1       gwr 		sc->sc_options = cf->cf_flags;
    184   1.1       gwr 	else
    185   1.1       gwr 		sc->sc_options = se_options;
    186   1.1       gwr 
    187   1.1       gwr 	printf(": options=0x%x\n", sc->sc_options);
    188   1.1       gwr 
    189   1.1       gwr 	sc->sc_adapter_type = aa->ca.ca_bustype;
    190   1.1       gwr 	sc->sc_adapter_iv = aa->ca.ca_intvec;
    191   1.1       gwr 	sc->sc_regs = regs = aa->regs;
    192   1.1       gwr 
    193   1.1       gwr 	/*
    194   1.1       gwr 	 * MD function pointers used by the MI code.
    195   1.1       gwr 	 */
    196   1.1       gwr 	ncr_sc->sc_pio_out = ncr5380_pio_out;
    197   1.1       gwr 	ncr_sc->sc_pio_in =  ncr5380_pio_in;
    198   1.1       gwr 
    199   1.1       gwr #if 0	/* XXX - not yet... */
    200   1.1       gwr 	ncr_sc->sc_dma_alloc = se_dma_alloc;
    201   1.1       gwr 	ncr_sc->sc_dma_free  = se_dma_free;
    202   1.1       gwr 	ncr_sc->sc_dma_setup = se_dma_setup;
    203   1.1       gwr 	ncr_sc->sc_dma_start = se_dma_start;
    204   1.1       gwr 	ncr_sc->sc_dma_poll  = se_dma_poll;
    205   1.1       gwr 	ncr_sc->sc_dma_eop   = se_dma_eop;
    206   1.1       gwr 	ncr_sc->sc_dma_stop  = se_dma_stop;
    207   1.1       gwr 	ncr_sc->sc_intr_on   = se_intr_on;
    208   1.1       gwr 	ncr_sc->sc_intr_off  = se_intr_off;
    209   1.1       gwr #endif	/* XXX */
    210   1.1       gwr 
    211   1.1       gwr 	/* Attach interrupt handler. */
    212   1.1       gwr 	isr_add_vectored(se_intr, (void *)sc,
    213   1.1       gwr 		aa->ca.ca_intpri, aa->ca.ca_intvec);
    214   1.1       gwr 
    215   1.1       gwr 	/* Reset the hardware. */
    216   1.1       gwr 	se_reset(ncr_sc);
    217   1.1       gwr 
    218   1.1       gwr 	/* Do the common attach stuff. */
    219   1.1       gwr 
    220   1.1       gwr 	/*
    221   1.1       gwr 	 * Support the "options" (config file flags).
    222   1.1       gwr 	 * Disconnect/reselect is a per-target mask.
    223   1.1       gwr 	 * Interrupts and DMA are per-controller.
    224   1.1       gwr 	 */
    225   1.1       gwr 	ncr_sc->sc_no_disconnect =
    226   1.1       gwr 		(sc->sc_options & SE_NO_DISCONNECT);
    227   1.1       gwr 	ncr_sc->sc_parity_disable =
    228   1.1       gwr 		(sc->sc_options & SE_NO_PARITY_CHK) >> 8;
    229   1.1       gwr 	if (sc->sc_options & SE_FORCE_POLLING)
    230   1.1       gwr 		ncr_sc->sc_flags |= NCR5380_FORCE_POLLING;
    231   1.1       gwr 
    232   1.1       gwr #if 1	/* XXX - Temporary */
    233   1.1       gwr 	/* XXX - In case we think DMA is completely broken... */
    234   1.1       gwr 	if (sc->sc_options & SE_DISABLE_DMA) {
    235   1.1       gwr 		/* Override this function pointer. */
    236   1.1       gwr 		ncr_sc->sc_dma_alloc = NULL;
    237   1.1       gwr 	}
    238   1.1       gwr #endif
    239   1.1       gwr 	ncr_sc->sc_min_dma_len = MIN_DMA_LEN;
    240   1.1       gwr 
    241   1.1       gwr 	/*
    242   1.1       gwr 	 * Initialize fields used by the MI code
    243   1.1       gwr 	 */
    244   1.1       gwr 	ncr_sc->sci_r0 = &regs->ncrregs[0];
    245   1.1       gwr 	ncr_sc->sci_r1 = &regs->ncrregs[1];
    246   1.1       gwr 	ncr_sc->sci_r2 = &regs->ncrregs[2];
    247   1.1       gwr 	ncr_sc->sci_r3 = &regs->ncrregs[3];
    248   1.1       gwr 	ncr_sc->sci_r4 = &regs->ncrregs[4];
    249   1.1       gwr 	ncr_sc->sci_r5 = &regs->ncrregs[5];
    250   1.1       gwr 	ncr_sc->sci_r6 = &regs->ncrregs[6];
    251   1.1       gwr 	ncr_sc->sci_r7 = &regs->ncrregs[7];
    252  1.11   tsutsui 
    253  1.11   tsutsui 	ncr_sc->sc_rev = NCR_VARIANT_NCR5380;
    254   1.1       gwr 
    255   1.1       gwr 	/*
    256   1.1       gwr 	 * Allocate DMA handles.
    257   1.1       gwr 	 */
    258   1.1       gwr 	i = SCI_OPENINGS * sizeof(struct se_dma_handle);
    259   1.1       gwr 	sc->sc_dma = (struct se_dma_handle *)
    260   1.1       gwr 		malloc(i, M_DEVBUF, M_WAITOK);
    261   1.1       gwr 	if (sc->sc_dma == NULL)
    262  1.15    provos 		panic("se: dma_malloc failed");
    263   1.1       gwr 	for (i = 0; i < SCI_OPENINGS; i++)
    264   1.1       gwr 		sc->sc_dma[i].dh_flags = 0;
    265   1.1       gwr 
    266  1.13    bouyer 	ncr_sc->sc_channel.chan_id = 7;
    267  1.13    bouyer 	ncr_sc->sc_adapter.adapt_minphys = se_minphys;
    268  1.10   mycroft 
    269   1.1       gwr 	/*
    270   1.1       gwr 	 *  Initialize se board itself.
    271   1.1       gwr 	 */
    272  1.10   mycroft 	ncr5380_attach(ncr_sc);
    273   1.1       gwr }
    274   1.1       gwr 
    275   1.1       gwr static void
    276   1.1       gwr se_reset(struct ncr5380_softc *ncr_sc)
    277   1.1       gwr {
    278   1.1       gwr 	struct se_softc *sc = (struct se_softc *)ncr_sc;
    279   1.1       gwr 	volatile struct se_regs *se = sc->sc_regs;
    280   1.1       gwr 
    281   1.1       gwr #ifdef	DEBUG
    282   1.1       gwr 	if (se_debug) {
    283   1.1       gwr 		printf("se_reset\n");
    284   1.1       gwr 	}
    285   1.1       gwr #endif
    286   1.1       gwr 
    287   1.1       gwr 	/* The reset bits in the CSR are active low. */
    288   1.1       gwr 	se->se_csr = 0;
    289   1.1       gwr 	delay(10);
    290   1.1       gwr 	se->se_csr = SE_CSR_SCSI_RES /* | SE_CSR_INTR_EN */ ;
    291   1.1       gwr 	delay(10);
    292   1.1       gwr 
    293   1.1       gwr 	/* Make sure the DMA engine is stopped. */
    294   1.1       gwr 	se->dma_addr = 0;
    295   1.1       gwr 	se->dma_cntr = 0;
    296   1.1       gwr 	se->se_ivec = sc->sc_adapter_iv;
    297   1.1       gwr }
    298   1.1       gwr 
    299   1.1       gwr /*
    300   1.1       gwr  * This is called when the bus is going idle,
    301   1.1       gwr  * so we want to enable the SBC interrupts.
    302   1.1       gwr  * That is controlled by the DMA enable!
    303   1.1       gwr  * Who would have guessed!
    304   1.1       gwr  * What a NASTY trick!
    305   1.1       gwr  */
    306  1.22       chs void
    307  1.22       chs se_intr_on(struct ncr5380_softc *ncr_sc)
    308   1.1       gwr {
    309   1.1       gwr 	struct se_softc *sc = (struct se_softc *)ncr_sc;
    310   1.1       gwr 	volatile struct se_regs *se = sc->sc_regs;
    311   1.1       gwr 
    312   1.1       gwr 	/* receive mode should be safer */
    313   1.1       gwr 	se->se_csr &= ~SE_CSR_SEND;
    314   1.1       gwr 
    315   1.1       gwr 	/* Clear the count so nothing happens. */
    316   1.1       gwr 	se->dma_cntr = 0;
    317   1.1       gwr 
    318   1.1       gwr 	/* Clear the start address too. (paranoid?) */
    319   1.1       gwr 	se->dma_addr = 0;
    320   1.1       gwr 
    321   1.1       gwr 	/* Finally, enable the DMA engine. */
    322   1.1       gwr 	se->se_csr |= SE_CSR_INTR_EN;
    323   1.1       gwr }
    324   1.1       gwr 
    325   1.1       gwr /*
    326   1.1       gwr  * This is called when the bus is idle and we are
    327   1.1       gwr  * about to start playing with the SBC chip.
    328   1.1       gwr  */
    329  1.22       chs void
    330  1.22       chs se_intr_off(struct ncr5380_softc *ncr_sc)
    331   1.1       gwr {
    332   1.1       gwr 	struct se_softc *sc = (struct se_softc *)ncr_sc;
    333   1.1       gwr 	volatile struct se_regs *se = sc->sc_regs;
    334   1.1       gwr 
    335   1.1       gwr 	se->se_csr &= ~SE_CSR_INTR_EN;
    336   1.1       gwr }
    337   1.1       gwr 
    338   1.1       gwr /*
    339   1.1       gwr  * This function is called during the COMMAND or MSG_IN phase
    340  1.14       wiz  * that precedes a DATA_IN or DATA_OUT phase, in case we need
    341   1.1       gwr  * to setup the DMA engine before the bus enters a DATA phase.
    342   1.1       gwr  *
    343   1.1       gwr  * On the VME version, setup the start addres, but clear the
    344   1.1       gwr  * count (to make sure it stays idle) and set that later.
    345   1.1       gwr  * XXX: The VME adapter appears to suppress SBC interrupts
    346   1.1       gwr  * when the FIFO is not empty or the FIFO count is non-zero!
    347   1.1       gwr  * XXX: Need to copy data into the DMA buffer...
    348   1.1       gwr  */
    349  1.22       chs void
    350  1.22       chs se_dma_setup(struct ncr5380_softc *ncr_sc)
    351   1.1       gwr {
    352   1.1       gwr 	struct se_softc *sc = (struct se_softc *)ncr_sc;
    353   1.1       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    354   1.1       gwr 	struct se_dma_handle *dh = sr->sr_dma_hand;
    355   1.1       gwr 	volatile struct se_regs *se = sc->sc_regs;
    356   1.1       gwr 	long data_pa;
    357   1.1       gwr 	int xlen;
    358   1.1       gwr 
    359   1.1       gwr 	/*
    360   1.1       gwr 	 * Get the DMA mapping for this segment.
    361   1.1       gwr 	 * XXX - Should separate allocation and mapin.
    362   1.1       gwr 	 */
    363   1.1       gwr 	data_pa = 0; /* XXX se_dma_kvtopa(dh->dh_dma); */
    364   1.1       gwr 	data_pa += (ncr_sc->sc_dataptr - dh->dh_addr);
    365   1.1       gwr 	if (data_pa & 1)
    366   1.1       gwr 		panic("se_dma_start: bad pa=0x%lx", data_pa);
    367   1.1       gwr 	xlen = ncr_sc->sc_datalen;
    368   1.1       gwr 	xlen &= ~1;				/* XXX: necessary? */
    369   1.1       gwr 	sc->sc_reqlen = xlen; 	/* XXX: or less? */
    370   1.1       gwr 
    371   1.1       gwr #ifdef	DEBUG
    372   1.1       gwr 	if (se_debug & 2) {
    373   1.1       gwr 		printf("se_dma_setup: dh=%p, pa=0x%lx, xlen=0x%x\n",
    374   1.1       gwr 			   dh, data_pa, xlen);
    375   1.1       gwr 	}
    376   1.1       gwr #endif
    377   1.1       gwr 
    378   1.1       gwr 	/* Set direction (send/recv) */
    379   1.1       gwr 	if (dh->dh_flags & SIDH_OUT) {
    380   1.1       gwr 		se->se_csr |= SE_CSR_SEND;
    381   1.1       gwr 	} else {
    382   1.1       gwr 		se->se_csr &= ~SE_CSR_SEND;
    383   1.1       gwr 	}
    384   1.1       gwr 
    385   1.1       gwr 	/* Load the start address. */
    386   1.1       gwr 	se->dma_addr = (ushort)(data_pa & 0xFFFF);
    387   1.1       gwr 
    388   1.1       gwr 	/*
    389   1.1       gwr 	 * Keep the count zero or it may start early!
    390   1.1       gwr 	 */
    391   1.1       gwr 	se->dma_cntr = 0;
    392   1.1       gwr }
    393   1.1       gwr 
    394   1.1       gwr 
    395  1.22       chs void
    396  1.22       chs se_dma_start(struct ncr5380_softc *ncr_sc)
    397   1.1       gwr {
    398   1.1       gwr 	struct se_softc *sc = (struct se_softc *)ncr_sc;
    399   1.1       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    400   1.1       gwr 	struct se_dma_handle *dh = sr->sr_dma_hand;
    401   1.1       gwr 	volatile struct se_regs *se = sc->sc_regs;
    402   1.1       gwr 	int s, xlen;
    403   1.1       gwr 
    404   1.1       gwr 	xlen = sc->sc_reqlen;
    405   1.1       gwr 
    406   1.1       gwr 	/* This MAY be time critical (not sure). */
    407   1.1       gwr 	s = splhigh();
    408   1.1       gwr 
    409   1.1       gwr 	se->dma_cntr = (ushort)(xlen & 0xFFFF);
    410   1.1       gwr 
    411   1.1       gwr 	/*
    412   1.1       gwr 	 * Acknowledge the phase change.  (After DMA setup!)
    413   1.1       gwr 	 * Put the SBIC into DMA mode, and start the transfer.
    414   1.1       gwr 	 */
    415   1.1       gwr 	if (dh->dh_flags & SIDH_OUT) {
    416   1.1       gwr 		*ncr_sc->sci_tcmd = PHASE_DATA_OUT;
    417   1.1       gwr 		SCI_CLR_INTR(ncr_sc);
    418   1.1       gwr 		*ncr_sc->sci_icmd = SCI_ICMD_DATA;
    419   1.1       gwr 		*ncr_sc->sci_mode |= (SCI_MODE_DMA | SCI_MODE_DMA_IE);
    420   1.1       gwr 		*ncr_sc->sci_dma_send = 0;	/* start it */
    421   1.1       gwr 	} else {
    422   1.1       gwr 		*ncr_sc->sci_tcmd = PHASE_DATA_IN;
    423   1.1       gwr 		SCI_CLR_INTR(ncr_sc);
    424   1.1       gwr 		*ncr_sc->sci_icmd = 0;
    425   1.1       gwr 		*ncr_sc->sci_mode |= (SCI_MODE_DMA | SCI_MODE_DMA_IE);
    426   1.1       gwr 		*ncr_sc->sci_irecv = 0;	/* start it */
    427   1.1       gwr 	}
    428   1.1       gwr 
    429   1.1       gwr 	/* Let'er rip! */
    430   1.1       gwr 	se->se_csr |= SE_CSR_INTR_EN;
    431   1.1       gwr 
    432   1.1       gwr 	splx(s);
    433   1.1       gwr 	ncr_sc->sc_state |= NCR_DOINGDMA;
    434   1.1       gwr 
    435   1.1       gwr #ifdef	DEBUG
    436   1.1       gwr 	if (se_debug & 2) {
    437   1.1       gwr 		printf("se_dma_start: started, flags=0x%x\n",
    438   1.1       gwr 			   ncr_sc->sc_state);
    439   1.1       gwr 	}
    440   1.1       gwr #endif
    441   1.1       gwr }
    442   1.1       gwr 
    443   1.1       gwr 
    444  1.22       chs void
    445  1.22       chs se_dma_eop(struct ncr5380_softc *ncr_sc)
    446   1.1       gwr {
    447   1.1       gwr 
    448   1.1       gwr 	/* Not needed - DMA was stopped prior to examining sci_csr */
    449   1.1       gwr }
    450   1.1       gwr 
    451   1.1       gwr 
    452  1.22       chs void
    453  1.22       chs se_dma_stop(struct ncr5380_softc *ncr_sc)
    454   1.1       gwr {
    455   1.1       gwr 	struct se_softc *sc = (struct se_softc *)ncr_sc;
    456   1.1       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    457   1.1       gwr 	struct se_dma_handle *dh = sr->sr_dma_hand;
    458   1.1       gwr 	volatile struct se_regs *se = sc->sc_regs;
    459   1.1       gwr 	int resid, ntrans;
    460   1.1       gwr 
    461   1.1       gwr 	if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
    462   1.1       gwr #ifdef	DEBUG
    463  1.20       wiz 		printf("se_dma_stop: DMA not running\n");
    464   1.1       gwr #endif
    465   1.1       gwr 		return;
    466   1.1       gwr 	}
    467   1.1       gwr 	ncr_sc->sc_state &= ~NCR_DOINGDMA;
    468   1.1       gwr 
    469   1.1       gwr 	/* First, halt the DMA engine. */
    470   1.1       gwr 	se->se_csr &= ~SE_CSR_INTR_EN;	/* VME only */
    471   1.1       gwr 
    472   1.1       gwr 	/* Set an impossible phase to prevent data movement? */
    473   1.1       gwr 	*ncr_sc->sci_tcmd = PHASE_INVALID;
    474   1.1       gwr 
    475   1.1       gwr 	/* Note that timeout may have set the error flag. */
    476   1.1       gwr 	if (ncr_sc->sc_state & NCR_ABORTING)
    477   1.1       gwr 		goto out;
    478   1.1       gwr 
    479   1.1       gwr 	/* XXX: Wait for DMA to actually finish? */
    480   1.1       gwr 
    481   1.1       gwr 	/*
    482   1.1       gwr 	 * Now try to figure out how much actually transferred
    483   1.1       gwr 	 */
    484   1.1       gwr 	resid = se->dma_cntr & 0xFFFF;
    485   1.1       gwr 	if (dh->dh_flags & SIDH_OUT)
    486   1.1       gwr 		if ((resid > 0) && (resid < sc->sc_reqlen))
    487   1.1       gwr 			resid++;
    488   1.1       gwr 	ntrans = sc->sc_reqlen - resid;
    489   1.1       gwr 
    490   1.1       gwr #ifdef	DEBUG
    491   1.1       gwr 	if (se_debug & 2) {
    492   1.1       gwr 		printf("se_dma_stop: resid=0x%x ntrans=0x%x\n",
    493   1.1       gwr 		       resid, ntrans);
    494   1.1       gwr 	}
    495   1.1       gwr #endif
    496   1.1       gwr 
    497   1.1       gwr 	if (ntrans < MIN_DMA_LEN) {
    498   1.1       gwr 		printf("se: fifo count: 0x%x\n", resid);
    499   1.1       gwr 		ncr_sc->sc_state |= NCR_ABORTING;
    500   1.1       gwr 		goto out;
    501   1.1       gwr 	}
    502   1.1       gwr 	if (ntrans > ncr_sc->sc_datalen)
    503   1.1       gwr 		panic("se_dma_stop: excess transfer");
    504   1.1       gwr 
    505   1.1       gwr 	/* Adjust data pointer */
    506   1.1       gwr 	ncr_sc->sc_dataptr += ntrans;
    507   1.1       gwr 	ncr_sc->sc_datalen -= ntrans;
    508   1.1       gwr 
    509   1.1       gwr out:
    510   1.1       gwr 	se->dma_addr = 0;
    511   1.1       gwr 	se->dma_cntr = 0;
    512   1.1       gwr 
    513   1.1       gwr 	/* Put SBIC back in PIO mode. */
    514   1.1       gwr 	*ncr_sc->sci_mode &= ~(SCI_MODE_DMA | SCI_MODE_DMA_IE);
    515   1.1       gwr 	*ncr_sc->sci_icmd = 0;
    516   1.1       gwr }
    517   1.1       gwr 
    518   1.1       gwr /*****************************************************************/
    519   1.1       gwr 
    520   1.1       gwr static void
    521   1.1       gwr se_minphys(struct buf *bp)
    522   1.1       gwr {
    523   1.8       gwr 
    524   1.8       gwr 	if (bp->b_bcount > MAX_DMA_LEN)
    525   1.1       gwr 		bp->b_bcount = MAX_DMA_LEN;
    526   1.8       gwr 
    527  1.19  kristerw 	minphys(bp);
    528   1.1       gwr }
    529   1.1       gwr 
    530   1.1       gwr 
    531   1.1       gwr int
    532   1.1       gwr se_intr(void *arg)
    533   1.1       gwr {
    534   1.1       gwr 	struct se_softc *sc = arg;
    535   1.1       gwr 	volatile struct se_regs *se = sc->sc_regs;
    536   1.1       gwr 	int dma_error, claimed;
    537   1.1       gwr 	u_short csr;
    538   1.1       gwr 
    539   1.1       gwr 	claimed = 0;
    540   1.1       gwr 	dma_error = 0;
    541   1.1       gwr 
    542   1.1       gwr 	/* SBC interrupt? DMA interrupt? */
    543   1.1       gwr 	csr = se->se_csr;
    544   1.1       gwr 	NCR_TRACE("se_intr: csr=0x%x\n", csr);
    545   1.1       gwr 
    546   1.1       gwr 	if (csr & SE_CSR_SBC_IP) {
    547   1.1       gwr 		claimed = ncr5380_intr(&sc->ncr_sc);
    548   1.1       gwr #ifdef	DEBUG
    549   1.1       gwr 		if (!claimed) {
    550   1.1       gwr 			printf("se_intr: spurious from SBC\n");
    551   1.1       gwr 		}
    552   1.1       gwr #endif
    553   1.1       gwr 		/* Yes, we DID cause this interrupt. */
    554   1.1       gwr 		claimed = 1;
    555   1.1       gwr 	}
    556   1.1       gwr 
    557   1.1       gwr 	return (claimed);
    558   1.1       gwr }
    559   1.1       gwr 
    560   1.1       gwr 
    561   1.1       gwr /*****************************************************************
    562   1.1       gwr  * Common functions for DMA
    563   1.1       gwr  ****************************************************************/
    564   1.1       gwr 
    565   1.1       gwr /*
    566   1.1       gwr  * Allocate a DMA handle and put it in sc->sc_dma.  Prepare
    567   1.1       gwr  * for DMA transfer.  On the Sun3/E, this means we have to
    568   1.1       gwr  * allocate space in the DMA buffer for this transfer.
    569   1.1       gwr  */
    570  1.22       chs void
    571  1.22       chs se_dma_alloc(struct ncr5380_softc *ncr_sc)
    572   1.1       gwr {
    573   1.1       gwr 	struct se_softc *sc = (struct se_softc *)ncr_sc;
    574   1.1       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    575   1.1       gwr 	struct scsipi_xfer *xs = sr->sr_xs;
    576   1.1       gwr 	struct se_dma_handle *dh;
    577   1.1       gwr 	int i, xlen;
    578   1.1       gwr 	u_long addr;
    579   1.1       gwr 
    580   1.1       gwr #ifdef	DIAGNOSTIC
    581   1.1       gwr 	if (sr->sr_dma_hand != NULL)
    582   1.1       gwr 		panic("se_dma_alloc: already have DMA handle");
    583   1.1       gwr #endif
    584   1.1       gwr 
    585   1.1       gwr 	addr = (u_long) ncr_sc->sc_dataptr;
    586   1.1       gwr 	xlen = ncr_sc->sc_datalen;
    587   1.1       gwr 
    588   1.1       gwr 	/* If the DMA start addr is misaligned then do PIO */
    589   1.1       gwr 	if ((addr & 1) || (xlen & 1)) {
    590   1.1       gwr 		printf("se_dma_alloc: misaligned.\n");
    591   1.1       gwr 		return;
    592   1.1       gwr 	}
    593   1.1       gwr 
    594   1.1       gwr 	/* Make sure our caller checked sc_min_dma_len. */
    595   1.1       gwr 	if (xlen < MIN_DMA_LEN)
    596  1.15    provos 		panic("se_dma_alloc: xlen=0x%x", xlen);
    597   1.1       gwr 
    598   1.1       gwr 	/*
    599   1.1       gwr 	 * Never attempt single transfers of more than 63k, because
    600   1.1       gwr 	 * our count register may be only 16 bits (an OBIO adapter).
    601   1.1       gwr 	 * This should never happen since already bounded by minphys().
    602   1.1       gwr 	 * XXX - Should just segment these...
    603   1.1       gwr 	 */
    604   1.1       gwr 	if (xlen > MAX_DMA_LEN) {
    605   1.1       gwr 		printf("se_dma_alloc: excessive xlen=0x%x\n", xlen);
    606   1.1       gwr 		ncr_sc->sc_datalen = xlen = MAX_DMA_LEN;
    607   1.1       gwr 	}
    608   1.1       gwr 
    609   1.1       gwr 	/* Find free DMA handle.  Guaranteed to find one since we have
    610   1.1       gwr 	   as many DMA handles as the driver has processes. */
    611   1.1       gwr 	for (i = 0; i < SCI_OPENINGS; i++) {
    612   1.1       gwr 		if ((sc->sc_dma[i].dh_flags & SIDH_BUSY) == 0)
    613   1.1       gwr 			goto found;
    614   1.1       gwr 	}
    615   1.1       gwr 	panic("se: no free DMA handles.");
    616   1.1       gwr found:
    617   1.1       gwr 
    618   1.1       gwr 	dh = &sc->sc_dma[i];
    619   1.1       gwr 	dh->dh_flags = SIDH_BUSY;
    620   1.1       gwr 
    621   1.1       gwr 	/* Copy the "write" flag for convenience. */
    622   1.9  jdolecek 	if (xs->xs_control & XS_CTL_DATA_OUT)
    623   1.1       gwr 		dh->dh_flags |= SIDH_OUT;
    624   1.1       gwr 
    625   1.1       gwr 	dh->dh_addr = (u_char*) addr;
    626   1.1       gwr 	dh->dh_maplen  = xlen;
    627   1.1       gwr 	dh->dh_dma = 0;	/* XXX - Allocate space in DMA buffer. */
    628   1.1       gwr 	/* XXX: dh->dh_dma = alloc(xlen) */
    629   1.1       gwr 	if (!dh->dh_dma) {
    630   1.1       gwr 		/* Can't remap segment */
    631   1.1       gwr 		printf("se_dma_alloc: can't remap %p/0x%x\n",
    632   1.1       gwr 			dh->dh_addr, dh->dh_maplen);
    633   1.1       gwr 		dh->dh_flags = 0;
    634   1.1       gwr 		return;
    635   1.1       gwr 	}
    636   1.1       gwr 
    637   1.1       gwr 	/* success */
    638   1.1       gwr 	sr->sr_dma_hand = dh;
    639   1.1       gwr 
    640   1.1       gwr 	return;
    641   1.1       gwr }
    642   1.1       gwr 
    643   1.1       gwr 
    644  1.22       chs void
    645  1.22       chs se_dma_free(struct ncr5380_softc *ncr_sc)
    646   1.1       gwr {
    647   1.1       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    648   1.1       gwr 	struct se_dma_handle *dh = sr->sr_dma_hand;
    649   1.1       gwr 
    650   1.1       gwr #ifdef	DIAGNOSTIC
    651   1.1       gwr 	if (dh == NULL)
    652   1.1       gwr 		panic("se_dma_free: no DMA handle");
    653   1.1       gwr #endif
    654   1.1       gwr 
    655   1.1       gwr 	if (ncr_sc->sc_state & NCR_DOINGDMA)
    656   1.1       gwr 		panic("se_dma_free: free while in progress");
    657   1.1       gwr 
    658   1.1       gwr 	if (dh->dh_flags & SIDH_BUSY) {
    659   1.1       gwr 		/* XXX: Should separate allocation and mapping. */
    660   1.1       gwr 		/* XXX: Give back the DMA space. */
    661   1.1       gwr 		/* XXX: free((caddr_t)dh->dh_dma, dh->dh_maplen); */
    662   1.1       gwr 		dh->dh_dma = 0;
    663   1.1       gwr 		dh->dh_flags = 0;
    664   1.1       gwr 	}
    665   1.1       gwr 	sr->sr_dma_hand = NULL;
    666   1.1       gwr }
    667   1.1       gwr 
    668   1.1       gwr 
    669   1.1       gwr #define	CSR_MASK SE_CSR_SBC_IP
    670   1.1       gwr #define	POLL_TIMO	50000	/* X100 = 5 sec. */
    671   1.1       gwr 
    672   1.1       gwr /*
    673   1.1       gwr  * Poll (spin-wait) for DMA completion.
    674   1.1       gwr  * Called right after xx_dma_start(), and
    675   1.1       gwr  * xx_dma_stop() will be called next.
    676   1.1       gwr  * Same for either VME or OBIO.
    677   1.1       gwr  */
    678  1.22       chs void
    679  1.22       chs se_dma_poll(struct ncr5380_softc *ncr_sc)
    680   1.1       gwr {
    681   1.1       gwr 	struct se_softc *sc = (struct se_softc *)ncr_sc;
    682   1.1       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    683   1.1       gwr 	volatile struct se_regs *se = sc->sc_regs;
    684   1.1       gwr 	int tmo;
    685   1.1       gwr 
    686   1.1       gwr 	/* Make sure DMA started successfully. */
    687   1.1       gwr 	if (ncr_sc->sc_state & NCR_ABORTING)
    688   1.1       gwr 		return;
    689   1.1       gwr 
    690   1.1       gwr 	/*
    691   1.1       gwr 	 * XXX: The Sun driver waits for ~SE_CSR_DMA_ACTIVE here
    692   1.1       gwr 	 * XXX: (on obio) or even worse (on vme) a 10mS. delay!
    693   1.1       gwr 	 * XXX: I really doubt that is necessary...
    694   1.1       gwr 	 */
    695   1.1       gwr 
    696  1.20       wiz 	/* Wait for any "DMA complete" or error bits. */
    697   1.1       gwr 	tmo = POLL_TIMO;
    698   1.1       gwr 	for (;;) {
    699   1.1       gwr 		if (se->se_csr & CSR_MASK)
    700   1.1       gwr 			break;
    701   1.1       gwr 		if (--tmo <= 0) {
    702   1.1       gwr 			printf("se: DMA timeout (while polling)\n");
    703   1.1       gwr 			/* Indicate timeout as MI code would. */
    704   1.1       gwr 			sr->sr_flags |= SR_OVERDUE;
    705   1.1       gwr 			break;
    706   1.1       gwr 		}
    707   1.1       gwr 		delay(100);
    708   1.1       gwr 	}
    709   1.1       gwr 	NCR_TRACE("se_dma_poll: waited %d\n",
    710   1.1       gwr 			  POLL_TIMO - tmo);
    711   1.1       gwr 
    712   1.1       gwr #ifdef	DEBUG
    713   1.1       gwr 	if (se_debug & 2) {
    714   1.1       gwr 		printf("se_dma_poll: done, csr=0x%x\n", se->se_csr);
    715   1.1       gwr 	}
    716   1.1       gwr #endif
    717   1.1       gwr }
    718   1.1       gwr 
    719