Home | History | Annotate | Line # | Download | only in dev
si_sebuf.c revision 1.25.40.1
      1  1.25.40.1       mjf /*	$NetBSD: si_sebuf.c,v 1.25.40.1 2008/06/02 13:22:46 mjf Exp $	*/
      2        1.1       gwr 
      3        1.1       gwr /*-
      4        1.1       gwr  * Copyright (c) 1996 The NetBSD Foundation, Inc.
      5        1.1       gwr  * All rights reserved.
      6        1.1       gwr  *
      7        1.1       gwr  * This code is derived from software contributed to The NetBSD Foundation
      8        1.1       gwr  * by Gordon W. Ross.
      9        1.1       gwr  *
     10        1.1       gwr  * Redistribution and use in source and binary forms, with or without
     11        1.1       gwr  * modification, are permitted provided that the following conditions
     12        1.1       gwr  * are met:
     13        1.1       gwr  * 1. Redistributions of source code must retain the above copyright
     14        1.1       gwr  *    notice, this list of conditions and the following disclaimer.
     15        1.1       gwr  * 2. Redistributions in binary form must reproduce the above copyright
     16        1.1       gwr  *    notice, this list of conditions and the following disclaimer in the
     17        1.1       gwr  *    documentation and/or other materials provided with the distribution.
     18        1.1       gwr  *
     19        1.1       gwr  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20        1.1       gwr  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21        1.1       gwr  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22        1.1       gwr  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23        1.1       gwr  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24        1.1       gwr  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25        1.1       gwr  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26        1.1       gwr  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27        1.1       gwr  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28        1.1       gwr  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29        1.1       gwr  * POSSIBILITY OF SUCH DAMAGE.
     30        1.1       gwr  */
     31        1.1       gwr 
     32        1.1       gwr /*
     33        1.1       gwr  * Sun3/E SCSI driver (machine-dependent portion).
     34        1.1       gwr  * The machine-independent parts are in ncr5380sbc.c
     35        1.1       gwr  *
     36        1.1       gwr  * XXX - Mostly from the si driver.  Merge?
     37        1.1       gwr  */
     38       1.21     lukem 
     39       1.21     lukem #include <sys/cdefs.h>
     40  1.25.40.1       mjf __KERNEL_RCSID(0, "$NetBSD: si_sebuf.c,v 1.25.40.1 2008/06/02 13:22:46 mjf Exp $");
     41        1.1       gwr 
     42        1.1       gwr #include <sys/param.h>
     43        1.1       gwr #include <sys/systm.h>
     44        1.1       gwr #include <sys/errno.h>
     45        1.1       gwr #include <sys/kernel.h>
     46        1.1       gwr #include <sys/malloc.h>
     47        1.1       gwr #include <sys/device.h>
     48        1.1       gwr #include <sys/buf.h>
     49        1.1       gwr #include <sys/proc.h>
     50        1.1       gwr #include <sys/user.h>
     51        1.1       gwr 
     52        1.1       gwr #include <dev/scsipi/scsi_all.h>
     53        1.1       gwr #include <dev/scsipi/scsipi_all.h>
     54        1.1       gwr #include <dev/scsipi/scsipi_debug.h>
     55        1.1       gwr #include <dev/scsipi/scsiconf.h>
     56        1.1       gwr 
     57        1.1       gwr #include <machine/autoconf.h>
     58        1.1       gwr 
     59        1.5       gwr /* #define DEBUG XXX */
     60        1.1       gwr 
     61        1.1       gwr #include <dev/ic/ncr5380reg.h>
     62        1.1       gwr #include <dev/ic/ncr5380var.h>
     63        1.1       gwr 
     64        1.1       gwr #include "sereg.h"
     65        1.1       gwr #include "sevar.h"
     66        1.1       gwr 
     67        1.1       gwr /*
     68        1.1       gwr  * Transfers smaller than this are done using PIO
     69        1.1       gwr  * (on assumption they're not worth DMA overhead)
     70        1.1       gwr  */
     71        1.1       gwr #define	MIN_DMA_LEN 128
     72        1.1       gwr 
     73        1.1       gwr /*
     74        1.1       gwr  * Transfers lager than 65535 bytes need to be split-up.
     75        1.1       gwr  * (Some of the FIFO logic has only 16 bits counters.)
     76        1.1       gwr  * Make the size an integer multiple of the page size
     77        1.1       gwr  * to avoid buf/cluster remap problems.  (paranoid?)
     78        1.1       gwr  */
     79        1.1       gwr #define	MAX_DMA_LEN 0xE000
     80        1.1       gwr 
     81        1.1       gwr /*
     82        1.1       gwr  * This structure is used to keep track of mapped DMA requests.
     83        1.1       gwr  */
     84        1.1       gwr struct se_dma_handle {
     85        1.1       gwr 	int 		dh_flags;
     86        1.1       gwr #define	SIDH_BUSY	1		/* This DH is in use */
     87        1.1       gwr #define	SIDH_OUT	2		/* DMA does data out (write) */
     88        1.1       gwr 	u_char *	dh_addr;	/* KVA of start of buffer */
     89        1.1       gwr 	int 		dh_maplen;	/* Length of KVA mapping. */
     90        1.1       gwr 	long		dh_dma; 	/* Offset in DMA buffer. */
     91        1.1       gwr };
     92        1.1       gwr 
     93        1.1       gwr /*
     94        1.1       gwr  * The first structure member has to be the ncr5380_softc
     95        1.1       gwr  * so we can just cast to go back and fourth between them.
     96        1.1       gwr  */
     97        1.1       gwr struct se_softc {
     98        1.1       gwr 	struct ncr5380_softc	ncr_sc;
     99        1.1       gwr 	volatile struct se_regs	*sc_regs;
    100        1.1       gwr 	int		sc_adapter_type;
    101        1.1       gwr 	int		sc_adapter_iv;		/* int. vec */
    102        1.1       gwr 	int 	sc_options;			/* options for this instance */
    103        1.1       gwr 	int 	sc_reqlen;  		/* requested transfer length */
    104        1.1       gwr 	struct se_dma_handle *sc_dma;
    105        1.1       gwr 	/* DMA command block for the OBIO controller. */
    106        1.1       gwr 	void *sc_dmacmd;
    107        1.1       gwr };
    108        1.1       gwr 
    109        1.1       gwr /* Options for disconnect/reselect, DMA, and interrupts. */
    110        1.1       gwr #define SE_NO_DISCONNECT    0xff
    111        1.1       gwr #define SE_NO_PARITY_CHK  0xff00
    112        1.1       gwr #define SE_FORCE_POLLING 0x10000
    113        1.1       gwr #define SE_DISABLE_DMA   0x20000
    114        1.1       gwr 
    115       1.22       chs void se_dma_alloc(struct ncr5380_softc *);
    116       1.22       chs void se_dma_free(struct ncr5380_softc *);
    117       1.22       chs void se_dma_poll(struct ncr5380_softc *);
    118       1.22       chs 
    119       1.22       chs void se_dma_setup(struct ncr5380_softc *);
    120       1.22       chs void se_dma_start(struct ncr5380_softc *);
    121       1.22       chs void se_dma_eop(struct ncr5380_softc *);
    122       1.22       chs void se_dma_stop(struct ncr5380_softc *);
    123        1.1       gwr 
    124       1.22       chs void se_intr_on (struct ncr5380_softc *);
    125       1.22       chs void se_intr_off(struct ncr5380_softc *);
    126        1.1       gwr 
    127       1.22       chs static int  se_intr(void *);
    128       1.22       chs static void se_reset(struct ncr5380_softc *);
    129        1.1       gwr 
    130        1.1       gwr /*
    131        1.1       gwr  * New-style autoconfig attachment
    132        1.1       gwr  */
    133        1.1       gwr 
    134  1.25.40.1       mjf static int	se_match(device_t, cfdata_t, void *);
    135  1.25.40.1       mjf static void	se_attach(device_t, device_t, void *);
    136        1.1       gwr 
    137  1.25.40.1       mjf CFATTACH_DECL_NEW(si_sebuf, sizeof(struct se_softc),
    138       1.18   thorpej     se_match, se_attach, NULL, NULL);
    139        1.1       gwr 
    140       1.22       chs static void	se_minphys(struct buf *);
    141        1.1       gwr 
    142        1.1       gwr /* Options for disconnect/reselect, DMA, and interrupts. */
    143        1.4       gwr int se_options = SE_DISABLE_DMA | SE_FORCE_POLLING | 0xff;
    144        1.1       gwr 
    145        1.1       gwr /* How long to wait for DMA before declaring an error. */
    146        1.1       gwr int se_dma_intr_timo = 500;	/* ticks (sec. X 100) */
    147        1.1       gwr 
    148        1.1       gwr int se_debug = 0;
    149        1.1       gwr 
    150       1.22       chs static int
    151  1.25.40.1       mjf se_match(device_t parent, cfdata_t cf, void *args)
    152        1.1       gwr {
    153        1.1       gwr 	struct sebuf_attach_args *aa = args;
    154        1.1       gwr 
    155        1.1       gwr 	/* Match by name. */
    156        1.1       gwr 	if (strcmp(aa->name, "se"))
    157  1.25.40.1       mjf 		return 0;
    158        1.1       gwr 
    159        1.2       gwr 	/* Anyting else to check? */
    160        1.1       gwr 
    161  1.25.40.1       mjf 	return 1;
    162        1.1       gwr }
    163        1.1       gwr 
    164       1.22       chs static void
    165  1.25.40.1       mjf se_attach(device_t parent, device_t self, void *args)
    166        1.1       gwr {
    167  1.25.40.1       mjf 	struct se_softc *sc = device_private(self);
    168        1.1       gwr 	struct ncr5380_softc *ncr_sc = &sc->ncr_sc;
    169       1.24   thorpej 	struct cfdata *cf = device_cfdata(self);
    170        1.1       gwr 	struct sebuf_attach_args *aa = args;
    171        1.1       gwr 	volatile struct se_regs *regs;
    172        1.1       gwr 	int i;
    173        1.1       gwr 
    174  1.25.40.1       mjf 	ncr_sc->sc_dev = self;
    175  1.25.40.1       mjf 
    176        1.1       gwr 	/* Get options from config flags if specified. */
    177        1.1       gwr 	if (cf->cf_flags)
    178        1.1       gwr 		sc->sc_options = cf->cf_flags;
    179        1.1       gwr 	else
    180        1.1       gwr 		sc->sc_options = se_options;
    181        1.1       gwr 
    182  1.25.40.1       mjf 	aprint_normal(": options=0x%x\n", sc->sc_options);
    183        1.1       gwr 
    184        1.1       gwr 	sc->sc_adapter_type = aa->ca.ca_bustype;
    185        1.1       gwr 	sc->sc_adapter_iv = aa->ca.ca_intvec;
    186        1.1       gwr 	sc->sc_regs = regs = aa->regs;
    187        1.1       gwr 
    188        1.1       gwr 	/*
    189        1.1       gwr 	 * MD function pointers used by the MI code.
    190        1.1       gwr 	 */
    191        1.1       gwr 	ncr_sc->sc_pio_out = ncr5380_pio_out;
    192        1.1       gwr 	ncr_sc->sc_pio_in =  ncr5380_pio_in;
    193        1.1       gwr 
    194        1.1       gwr #if 0	/* XXX - not yet... */
    195        1.1       gwr 	ncr_sc->sc_dma_alloc = se_dma_alloc;
    196        1.1       gwr 	ncr_sc->sc_dma_free  = se_dma_free;
    197        1.1       gwr 	ncr_sc->sc_dma_setup = se_dma_setup;
    198        1.1       gwr 	ncr_sc->sc_dma_start = se_dma_start;
    199        1.1       gwr 	ncr_sc->sc_dma_poll  = se_dma_poll;
    200        1.1       gwr 	ncr_sc->sc_dma_eop   = se_dma_eop;
    201        1.1       gwr 	ncr_sc->sc_dma_stop  = se_dma_stop;
    202        1.1       gwr 	ncr_sc->sc_intr_on   = se_intr_on;
    203        1.1       gwr 	ncr_sc->sc_intr_off  = se_intr_off;
    204        1.1       gwr #endif	/* XXX */
    205        1.1       gwr 
    206        1.1       gwr 	/* Attach interrupt handler. */
    207        1.1       gwr 	isr_add_vectored(se_intr, (void *)sc,
    208  1.25.40.1       mjf 	    aa->ca.ca_intpri, aa->ca.ca_intvec);
    209        1.1       gwr 
    210        1.1       gwr 	/* Reset the hardware. */
    211        1.1       gwr 	se_reset(ncr_sc);
    212        1.1       gwr 
    213        1.1       gwr 	/* Do the common attach stuff. */
    214        1.1       gwr 
    215        1.1       gwr 	/*
    216        1.1       gwr 	 * Support the "options" (config file flags).
    217        1.1       gwr 	 * Disconnect/reselect is a per-target mask.
    218        1.1       gwr 	 * Interrupts and DMA are per-controller.
    219        1.1       gwr 	 */
    220        1.1       gwr 	ncr_sc->sc_no_disconnect =
    221  1.25.40.1       mjf 	    (sc->sc_options & SE_NO_DISCONNECT);
    222        1.1       gwr 	ncr_sc->sc_parity_disable =
    223  1.25.40.1       mjf 	    (sc->sc_options & SE_NO_PARITY_CHK) >> 8;
    224        1.1       gwr 	if (sc->sc_options & SE_FORCE_POLLING)
    225        1.1       gwr 		ncr_sc->sc_flags |= NCR5380_FORCE_POLLING;
    226        1.1       gwr 
    227        1.1       gwr #if 1	/* XXX - Temporary */
    228        1.1       gwr 	/* XXX - In case we think DMA is completely broken... */
    229        1.1       gwr 	if (sc->sc_options & SE_DISABLE_DMA) {
    230        1.1       gwr 		/* Override this function pointer. */
    231        1.1       gwr 		ncr_sc->sc_dma_alloc = NULL;
    232        1.1       gwr 	}
    233        1.1       gwr #endif
    234        1.1       gwr 	ncr_sc->sc_min_dma_len = MIN_DMA_LEN;
    235        1.1       gwr 
    236        1.1       gwr 	/*
    237        1.1       gwr 	 * Initialize fields used by the MI code
    238        1.1       gwr 	 */
    239        1.1       gwr 	ncr_sc->sci_r0 = &regs->ncrregs[0];
    240        1.1       gwr 	ncr_sc->sci_r1 = &regs->ncrregs[1];
    241        1.1       gwr 	ncr_sc->sci_r2 = &regs->ncrregs[2];
    242        1.1       gwr 	ncr_sc->sci_r3 = &regs->ncrregs[3];
    243        1.1       gwr 	ncr_sc->sci_r4 = &regs->ncrregs[4];
    244        1.1       gwr 	ncr_sc->sci_r5 = &regs->ncrregs[5];
    245        1.1       gwr 	ncr_sc->sci_r6 = &regs->ncrregs[6];
    246        1.1       gwr 	ncr_sc->sci_r7 = &regs->ncrregs[7];
    247       1.11   tsutsui 
    248       1.11   tsutsui 	ncr_sc->sc_rev = NCR_VARIANT_NCR5380;
    249        1.1       gwr 
    250        1.1       gwr 	/*
    251        1.1       gwr 	 * Allocate DMA handles.
    252        1.1       gwr 	 */
    253        1.1       gwr 	i = SCI_OPENINGS * sizeof(struct se_dma_handle);
    254  1.25.40.1       mjf 	sc->sc_dma = malloc(i, M_DEVBUF, M_WAITOK);
    255        1.1       gwr 	if (sc->sc_dma == NULL)
    256       1.15    provos 		panic("se: dma_malloc failed");
    257        1.1       gwr 	for (i = 0; i < SCI_OPENINGS; i++)
    258        1.1       gwr 		sc->sc_dma[i].dh_flags = 0;
    259        1.1       gwr 
    260       1.13    bouyer 	ncr_sc->sc_channel.chan_id = 7;
    261       1.13    bouyer 	ncr_sc->sc_adapter.adapt_minphys = se_minphys;
    262       1.10   mycroft 
    263        1.1       gwr 	/*
    264        1.1       gwr 	 *  Initialize se board itself.
    265        1.1       gwr 	 */
    266       1.10   mycroft 	ncr5380_attach(ncr_sc);
    267        1.1       gwr }
    268        1.1       gwr 
    269        1.1       gwr static void
    270        1.1       gwr se_reset(struct ncr5380_softc *ncr_sc)
    271        1.1       gwr {
    272        1.1       gwr 	struct se_softc *sc = (struct se_softc *)ncr_sc;
    273        1.1       gwr 	volatile struct se_regs *se = sc->sc_regs;
    274        1.1       gwr 
    275        1.1       gwr #ifdef	DEBUG
    276        1.1       gwr 	if (se_debug) {
    277  1.25.40.1       mjf 		printf("%s\n", __func__);
    278        1.1       gwr 	}
    279        1.1       gwr #endif
    280        1.1       gwr 
    281        1.1       gwr 	/* The reset bits in the CSR are active low. */
    282        1.1       gwr 	se->se_csr = 0;
    283        1.1       gwr 	delay(10);
    284        1.1       gwr 	se->se_csr = SE_CSR_SCSI_RES /* | SE_CSR_INTR_EN */ ;
    285        1.1       gwr 	delay(10);
    286        1.1       gwr 
    287        1.1       gwr 	/* Make sure the DMA engine is stopped. */
    288        1.1       gwr 	se->dma_addr = 0;
    289        1.1       gwr 	se->dma_cntr = 0;
    290        1.1       gwr 	se->se_ivec = sc->sc_adapter_iv;
    291        1.1       gwr }
    292        1.1       gwr 
    293        1.1       gwr /*
    294        1.1       gwr  * This is called when the bus is going idle,
    295        1.1       gwr  * so we want to enable the SBC interrupts.
    296        1.1       gwr  * That is controlled by the DMA enable!
    297        1.1       gwr  * Who would have guessed!
    298        1.1       gwr  * What a NASTY trick!
    299        1.1       gwr  */
    300       1.22       chs void
    301       1.22       chs se_intr_on(struct ncr5380_softc *ncr_sc)
    302        1.1       gwr {
    303        1.1       gwr 	struct se_softc *sc = (struct se_softc *)ncr_sc;
    304        1.1       gwr 	volatile struct se_regs *se = sc->sc_regs;
    305        1.1       gwr 
    306        1.1       gwr 	/* receive mode should be safer */
    307        1.1       gwr 	se->se_csr &= ~SE_CSR_SEND;
    308        1.1       gwr 
    309        1.1       gwr 	/* Clear the count so nothing happens. */
    310        1.1       gwr 	se->dma_cntr = 0;
    311        1.1       gwr 
    312        1.1       gwr 	/* Clear the start address too. (paranoid?) */
    313        1.1       gwr 	se->dma_addr = 0;
    314        1.1       gwr 
    315        1.1       gwr 	/* Finally, enable the DMA engine. */
    316        1.1       gwr 	se->se_csr |= SE_CSR_INTR_EN;
    317        1.1       gwr }
    318        1.1       gwr 
    319        1.1       gwr /*
    320        1.1       gwr  * This is called when the bus is idle and we are
    321        1.1       gwr  * about to start playing with the SBC chip.
    322        1.1       gwr  */
    323       1.22       chs void
    324       1.22       chs se_intr_off(struct ncr5380_softc *ncr_sc)
    325        1.1       gwr {
    326        1.1       gwr 	struct se_softc *sc = (struct se_softc *)ncr_sc;
    327        1.1       gwr 	volatile struct se_regs *se = sc->sc_regs;
    328        1.1       gwr 
    329        1.1       gwr 	se->se_csr &= ~SE_CSR_INTR_EN;
    330        1.1       gwr }
    331        1.1       gwr 
    332        1.1       gwr /*
    333        1.1       gwr  * This function is called during the COMMAND or MSG_IN phase
    334       1.14       wiz  * that precedes a DATA_IN or DATA_OUT phase, in case we need
    335        1.1       gwr  * to setup the DMA engine before the bus enters a DATA phase.
    336        1.1       gwr  *
    337        1.1       gwr  * On the VME version, setup the start addres, but clear the
    338        1.1       gwr  * count (to make sure it stays idle) and set that later.
    339        1.1       gwr  * XXX: The VME adapter appears to suppress SBC interrupts
    340        1.1       gwr  * when the FIFO is not empty or the FIFO count is non-zero!
    341        1.1       gwr  * XXX: Need to copy data into the DMA buffer...
    342        1.1       gwr  */
    343       1.22       chs void
    344       1.22       chs se_dma_setup(struct ncr5380_softc *ncr_sc)
    345        1.1       gwr {
    346        1.1       gwr 	struct se_softc *sc = (struct se_softc *)ncr_sc;
    347        1.1       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    348        1.1       gwr 	struct se_dma_handle *dh = sr->sr_dma_hand;
    349        1.1       gwr 	volatile struct se_regs *se = sc->sc_regs;
    350        1.1       gwr 	long data_pa;
    351        1.1       gwr 	int xlen;
    352        1.1       gwr 
    353        1.1       gwr 	/*
    354        1.1       gwr 	 * Get the DMA mapping for this segment.
    355        1.1       gwr 	 * XXX - Should separate allocation and mapin.
    356        1.1       gwr 	 */
    357        1.1       gwr 	data_pa = 0; /* XXX se_dma_kvtopa(dh->dh_dma); */
    358        1.1       gwr 	data_pa += (ncr_sc->sc_dataptr - dh->dh_addr);
    359        1.1       gwr 	if (data_pa & 1)
    360  1.25.40.1       mjf 		panic("%s: bad pa=0x%lx", __func__, data_pa);
    361        1.1       gwr 	xlen = ncr_sc->sc_datalen;
    362        1.1       gwr 	xlen &= ~1;				/* XXX: necessary? */
    363        1.1       gwr 	sc->sc_reqlen = xlen; 	/* XXX: or less? */
    364        1.1       gwr 
    365        1.1       gwr #ifdef	DEBUG
    366        1.1       gwr 	if (se_debug & 2) {
    367  1.25.40.1       mjf 		printf("%s: dh=%p, pa=0x%lx, xlen=0x%x\n",
    368  1.25.40.1       mjf 		    __func__, dh, data_pa, xlen);
    369        1.1       gwr 	}
    370        1.1       gwr #endif
    371        1.1       gwr 
    372        1.1       gwr 	/* Set direction (send/recv) */
    373        1.1       gwr 	if (dh->dh_flags & SIDH_OUT) {
    374        1.1       gwr 		se->se_csr |= SE_CSR_SEND;
    375        1.1       gwr 	} else {
    376        1.1       gwr 		se->se_csr &= ~SE_CSR_SEND;
    377        1.1       gwr 	}
    378        1.1       gwr 
    379        1.1       gwr 	/* Load the start address. */
    380        1.1       gwr 	se->dma_addr = (ushort)(data_pa & 0xFFFF);
    381        1.1       gwr 
    382        1.1       gwr 	/*
    383        1.1       gwr 	 * Keep the count zero or it may start early!
    384        1.1       gwr 	 */
    385        1.1       gwr 	se->dma_cntr = 0;
    386        1.1       gwr }
    387        1.1       gwr 
    388        1.1       gwr 
    389       1.22       chs void
    390       1.22       chs se_dma_start(struct ncr5380_softc *ncr_sc)
    391        1.1       gwr {
    392        1.1       gwr 	struct se_softc *sc = (struct se_softc *)ncr_sc;
    393        1.1       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    394        1.1       gwr 	struct se_dma_handle *dh = sr->sr_dma_hand;
    395        1.1       gwr 	volatile struct se_regs *se = sc->sc_regs;
    396        1.1       gwr 	int s, xlen;
    397        1.1       gwr 
    398        1.1       gwr 	xlen = sc->sc_reqlen;
    399        1.1       gwr 
    400        1.1       gwr 	/* This MAY be time critical (not sure). */
    401        1.1       gwr 	s = splhigh();
    402        1.1       gwr 
    403        1.1       gwr 	se->dma_cntr = (ushort)(xlen & 0xFFFF);
    404        1.1       gwr 
    405        1.1       gwr 	/*
    406        1.1       gwr 	 * Acknowledge the phase change.  (After DMA setup!)
    407        1.1       gwr 	 * Put the SBIC into DMA mode, and start the transfer.
    408        1.1       gwr 	 */
    409        1.1       gwr 	if (dh->dh_flags & SIDH_OUT) {
    410        1.1       gwr 		*ncr_sc->sci_tcmd = PHASE_DATA_OUT;
    411        1.1       gwr 		SCI_CLR_INTR(ncr_sc);
    412        1.1       gwr 		*ncr_sc->sci_icmd = SCI_ICMD_DATA;
    413        1.1       gwr 		*ncr_sc->sci_mode |= (SCI_MODE_DMA | SCI_MODE_DMA_IE);
    414        1.1       gwr 		*ncr_sc->sci_dma_send = 0;	/* start it */
    415        1.1       gwr 	} else {
    416        1.1       gwr 		*ncr_sc->sci_tcmd = PHASE_DATA_IN;
    417        1.1       gwr 		SCI_CLR_INTR(ncr_sc);
    418        1.1       gwr 		*ncr_sc->sci_icmd = 0;
    419        1.1       gwr 		*ncr_sc->sci_mode |= (SCI_MODE_DMA | SCI_MODE_DMA_IE);
    420        1.1       gwr 		*ncr_sc->sci_irecv = 0;	/* start it */
    421        1.1       gwr 	}
    422        1.1       gwr 
    423        1.1       gwr 	/* Let'er rip! */
    424        1.1       gwr 	se->se_csr |= SE_CSR_INTR_EN;
    425        1.1       gwr 
    426        1.1       gwr 	splx(s);
    427        1.1       gwr 	ncr_sc->sc_state |= NCR_DOINGDMA;
    428        1.1       gwr 
    429        1.1       gwr #ifdef	DEBUG
    430        1.1       gwr 	if (se_debug & 2) {
    431  1.25.40.1       mjf 		printf("%s: started, flags=0x%x\n",
    432  1.25.40.1       mjf 		    __func__, ncr_sc->sc_state);
    433        1.1       gwr 	}
    434        1.1       gwr #endif
    435        1.1       gwr }
    436        1.1       gwr 
    437        1.1       gwr 
    438       1.22       chs void
    439       1.22       chs se_dma_eop(struct ncr5380_softc *ncr_sc)
    440        1.1       gwr {
    441        1.1       gwr 
    442        1.1       gwr 	/* Not needed - DMA was stopped prior to examining sci_csr */
    443        1.1       gwr }
    444        1.1       gwr 
    445        1.1       gwr 
    446       1.22       chs void
    447       1.22       chs se_dma_stop(struct ncr5380_softc *ncr_sc)
    448        1.1       gwr {
    449        1.1       gwr 	struct se_softc *sc = (struct se_softc *)ncr_sc;
    450        1.1       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    451        1.1       gwr 	struct se_dma_handle *dh = sr->sr_dma_hand;
    452        1.1       gwr 	volatile struct se_regs *se = sc->sc_regs;
    453        1.1       gwr 	int resid, ntrans;
    454        1.1       gwr 
    455        1.1       gwr 	if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
    456        1.1       gwr #ifdef	DEBUG
    457  1.25.40.1       mjf 		printf("%s: DMA not running\n", __func__);
    458        1.1       gwr #endif
    459        1.1       gwr 		return;
    460        1.1       gwr 	}
    461        1.1       gwr 	ncr_sc->sc_state &= ~NCR_DOINGDMA;
    462        1.1       gwr 
    463        1.1       gwr 	/* First, halt the DMA engine. */
    464        1.1       gwr 	se->se_csr &= ~SE_CSR_INTR_EN;	/* VME only */
    465        1.1       gwr 
    466        1.1       gwr 	/* Set an impossible phase to prevent data movement? */
    467        1.1       gwr 	*ncr_sc->sci_tcmd = PHASE_INVALID;
    468        1.1       gwr 
    469        1.1       gwr 	/* Note that timeout may have set the error flag. */
    470        1.1       gwr 	if (ncr_sc->sc_state & NCR_ABORTING)
    471        1.1       gwr 		goto out;
    472        1.1       gwr 
    473        1.1       gwr 	/* XXX: Wait for DMA to actually finish? */
    474        1.1       gwr 
    475        1.1       gwr 	/*
    476        1.1       gwr 	 * Now try to figure out how much actually transferred
    477        1.1       gwr 	 */
    478        1.1       gwr 	resid = se->dma_cntr & 0xFFFF;
    479        1.1       gwr 	if (dh->dh_flags & SIDH_OUT)
    480        1.1       gwr 		if ((resid > 0) && (resid < sc->sc_reqlen))
    481        1.1       gwr 			resid++;
    482        1.1       gwr 	ntrans = sc->sc_reqlen - resid;
    483        1.1       gwr 
    484        1.1       gwr #ifdef	DEBUG
    485        1.1       gwr 	if (se_debug & 2) {
    486  1.25.40.1       mjf 		printf("%s: resid=0x%x ntrans=0x%x\n",
    487  1.25.40.1       mjf 		    __func__, resid, ntrans);
    488        1.1       gwr 	}
    489        1.1       gwr #endif
    490        1.1       gwr 
    491        1.1       gwr 	if (ntrans < MIN_DMA_LEN) {
    492        1.1       gwr 		printf("se: fifo count: 0x%x\n", resid);
    493        1.1       gwr 		ncr_sc->sc_state |= NCR_ABORTING;
    494        1.1       gwr 		goto out;
    495        1.1       gwr 	}
    496        1.1       gwr 	if (ntrans > ncr_sc->sc_datalen)
    497  1.25.40.1       mjf 		panic("%s: excess transfer", __func__);
    498        1.1       gwr 
    499        1.1       gwr 	/* Adjust data pointer */
    500        1.1       gwr 	ncr_sc->sc_dataptr += ntrans;
    501        1.1       gwr 	ncr_sc->sc_datalen -= ntrans;
    502        1.1       gwr 
    503        1.1       gwr out:
    504        1.1       gwr 	se->dma_addr = 0;
    505        1.1       gwr 	se->dma_cntr = 0;
    506        1.1       gwr 
    507        1.1       gwr 	/* Put SBIC back in PIO mode. */
    508        1.1       gwr 	*ncr_sc->sci_mode &= ~(SCI_MODE_DMA | SCI_MODE_DMA_IE);
    509        1.1       gwr 	*ncr_sc->sci_icmd = 0;
    510        1.1       gwr }
    511        1.1       gwr 
    512        1.1       gwr /*****************************************************************/
    513        1.1       gwr 
    514        1.1       gwr static void
    515        1.1       gwr se_minphys(struct buf *bp)
    516        1.1       gwr {
    517        1.8       gwr 
    518        1.8       gwr 	if (bp->b_bcount > MAX_DMA_LEN)
    519        1.1       gwr 		bp->b_bcount = MAX_DMA_LEN;
    520        1.8       gwr 
    521       1.19  kristerw 	minphys(bp);
    522        1.1       gwr }
    523        1.1       gwr 
    524        1.1       gwr 
    525        1.1       gwr int
    526        1.1       gwr se_intr(void *arg)
    527        1.1       gwr {
    528        1.1       gwr 	struct se_softc *sc = arg;
    529        1.1       gwr 	volatile struct se_regs *se = sc->sc_regs;
    530        1.1       gwr 	int dma_error, claimed;
    531        1.1       gwr 	u_short csr;
    532        1.1       gwr 
    533        1.1       gwr 	claimed = 0;
    534        1.1       gwr 	dma_error = 0;
    535        1.1       gwr 
    536        1.1       gwr 	/* SBC interrupt? DMA interrupt? */
    537        1.1       gwr 	csr = se->se_csr;
    538        1.1       gwr 	NCR_TRACE("se_intr: csr=0x%x\n", csr);
    539        1.1       gwr 
    540        1.1       gwr 	if (csr & SE_CSR_SBC_IP) {
    541        1.1       gwr 		claimed = ncr5380_intr(&sc->ncr_sc);
    542        1.1       gwr #ifdef	DEBUG
    543        1.1       gwr 		if (!claimed) {
    544  1.25.40.1       mjf 			printf("%s: spurious from SBC\n", __func__);
    545        1.1       gwr 		}
    546        1.1       gwr #endif
    547        1.1       gwr 		/* Yes, we DID cause this interrupt. */
    548        1.1       gwr 		claimed = 1;
    549        1.1       gwr 	}
    550        1.1       gwr 
    551  1.25.40.1       mjf 	return claimed;
    552        1.1       gwr }
    553        1.1       gwr 
    554        1.1       gwr 
    555        1.1       gwr /*****************************************************************
    556        1.1       gwr  * Common functions for DMA
    557        1.1       gwr  ****************************************************************/
    558        1.1       gwr 
    559        1.1       gwr /*
    560        1.1       gwr  * Allocate a DMA handle and put it in sc->sc_dma.  Prepare
    561        1.1       gwr  * for DMA transfer.  On the Sun3/E, this means we have to
    562        1.1       gwr  * allocate space in the DMA buffer for this transfer.
    563        1.1       gwr  */
    564       1.22       chs void
    565       1.22       chs se_dma_alloc(struct ncr5380_softc *ncr_sc)
    566        1.1       gwr {
    567        1.1       gwr 	struct se_softc *sc = (struct se_softc *)ncr_sc;
    568        1.1       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    569        1.1       gwr 	struct scsipi_xfer *xs = sr->sr_xs;
    570        1.1       gwr 	struct se_dma_handle *dh;
    571        1.1       gwr 	int i, xlen;
    572        1.1       gwr 	u_long addr;
    573        1.1       gwr 
    574        1.1       gwr #ifdef	DIAGNOSTIC
    575        1.1       gwr 	if (sr->sr_dma_hand != NULL)
    576  1.25.40.1       mjf 		panic("%s: already have DMA handle", __func__);
    577        1.1       gwr #endif
    578        1.1       gwr 
    579  1.25.40.1       mjf 	addr = (u_long)ncr_sc->sc_dataptr;
    580        1.1       gwr 	xlen = ncr_sc->sc_datalen;
    581        1.1       gwr 
    582        1.1       gwr 	/* If the DMA start addr is misaligned then do PIO */
    583        1.1       gwr 	if ((addr & 1) || (xlen & 1)) {
    584  1.25.40.1       mjf 		printf("%s: misaligned.\n", __func__);
    585        1.1       gwr 		return;
    586        1.1       gwr 	}
    587        1.1       gwr 
    588        1.1       gwr 	/* Make sure our caller checked sc_min_dma_len. */
    589        1.1       gwr 	if (xlen < MIN_DMA_LEN)
    590  1.25.40.1       mjf 		panic("%s: xlen=0x%x", __func__, xlen);
    591        1.1       gwr 
    592        1.1       gwr 	/*
    593        1.1       gwr 	 * Never attempt single transfers of more than 63k, because
    594        1.1       gwr 	 * our count register may be only 16 bits (an OBIO adapter).
    595        1.1       gwr 	 * This should never happen since already bounded by minphys().
    596        1.1       gwr 	 * XXX - Should just segment these...
    597        1.1       gwr 	 */
    598        1.1       gwr 	if (xlen > MAX_DMA_LEN) {
    599  1.25.40.1       mjf 		printf("%s: excessive xlen=0x%x\n", __func__, xlen);
    600        1.1       gwr 		ncr_sc->sc_datalen = xlen = MAX_DMA_LEN;
    601        1.1       gwr 	}
    602        1.1       gwr 
    603        1.1       gwr 	/* Find free DMA handle.  Guaranteed to find one since we have
    604        1.1       gwr 	   as many DMA handles as the driver has processes. */
    605        1.1       gwr 	for (i = 0; i < SCI_OPENINGS; i++) {
    606        1.1       gwr 		if ((sc->sc_dma[i].dh_flags & SIDH_BUSY) == 0)
    607        1.1       gwr 			goto found;
    608        1.1       gwr 	}
    609        1.1       gwr 	panic("se: no free DMA handles.");
    610        1.1       gwr found:
    611        1.1       gwr 
    612        1.1       gwr 	dh = &sc->sc_dma[i];
    613        1.1       gwr 	dh->dh_flags = SIDH_BUSY;
    614        1.1       gwr 
    615        1.1       gwr 	/* Copy the "write" flag for convenience. */
    616        1.9  jdolecek 	if (xs->xs_control & XS_CTL_DATA_OUT)
    617        1.1       gwr 		dh->dh_flags |= SIDH_OUT;
    618        1.1       gwr 
    619  1.25.40.1       mjf 	dh->dh_addr = (uint8_t *)addr;
    620        1.1       gwr 	dh->dh_maplen  = xlen;
    621        1.1       gwr 	dh->dh_dma = 0;	/* XXX - Allocate space in DMA buffer. */
    622        1.1       gwr 	/* XXX: dh->dh_dma = alloc(xlen) */
    623        1.1       gwr 	if (!dh->dh_dma) {
    624        1.1       gwr 		/* Can't remap segment */
    625  1.25.40.1       mjf 		printf("%s: can't remap %p/0x%x\n",
    626  1.25.40.1       mjf 		    __func__, dh->dh_addr, dh->dh_maplen);
    627        1.1       gwr 		dh->dh_flags = 0;
    628        1.1       gwr 		return;
    629        1.1       gwr 	}
    630        1.1       gwr 
    631        1.1       gwr 	/* success */
    632        1.1       gwr 	sr->sr_dma_hand = dh;
    633        1.1       gwr }
    634        1.1       gwr 
    635        1.1       gwr 
    636       1.22       chs void
    637       1.22       chs se_dma_free(struct ncr5380_softc *ncr_sc)
    638        1.1       gwr {
    639        1.1       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    640        1.1       gwr 	struct se_dma_handle *dh = sr->sr_dma_hand;
    641        1.1       gwr 
    642        1.1       gwr #ifdef	DIAGNOSTIC
    643        1.1       gwr 	if (dh == NULL)
    644  1.25.40.1       mjf 		panic("%s: no DMA handle", __func__);
    645        1.1       gwr #endif
    646        1.1       gwr 
    647        1.1       gwr 	if (ncr_sc->sc_state & NCR_DOINGDMA)
    648  1.25.40.1       mjf 		panic("%s: free while in progress", __func__);
    649        1.1       gwr 
    650        1.1       gwr 	if (dh->dh_flags & SIDH_BUSY) {
    651        1.1       gwr 		/* XXX: Should separate allocation and mapping. */
    652        1.1       gwr 		/* XXX: Give back the DMA space. */
    653       1.25  christos 		/* XXX: free((void *)dh->dh_dma, dh->dh_maplen); */
    654        1.1       gwr 		dh->dh_dma = 0;
    655        1.1       gwr 		dh->dh_flags = 0;
    656        1.1       gwr 	}
    657        1.1       gwr 	sr->sr_dma_hand = NULL;
    658        1.1       gwr }
    659        1.1       gwr 
    660        1.1       gwr 
    661        1.1       gwr #define	CSR_MASK SE_CSR_SBC_IP
    662        1.1       gwr #define	POLL_TIMO	50000	/* X100 = 5 sec. */
    663        1.1       gwr 
    664        1.1       gwr /*
    665        1.1       gwr  * Poll (spin-wait) for DMA completion.
    666        1.1       gwr  * Called right after xx_dma_start(), and
    667        1.1       gwr  * xx_dma_stop() will be called next.
    668        1.1       gwr  * Same for either VME or OBIO.
    669        1.1       gwr  */
    670       1.22       chs void
    671       1.22       chs se_dma_poll(struct ncr5380_softc *ncr_sc)
    672        1.1       gwr {
    673        1.1       gwr 	struct se_softc *sc = (struct se_softc *)ncr_sc;
    674        1.1       gwr 	struct sci_req *sr = ncr_sc->sc_current;
    675        1.1       gwr 	volatile struct se_regs *se = sc->sc_regs;
    676        1.1       gwr 	int tmo;
    677        1.1       gwr 
    678        1.1       gwr 	/* Make sure DMA started successfully. */
    679        1.1       gwr 	if (ncr_sc->sc_state & NCR_ABORTING)
    680        1.1       gwr 		return;
    681        1.1       gwr 
    682        1.1       gwr 	/*
    683        1.1       gwr 	 * XXX: The Sun driver waits for ~SE_CSR_DMA_ACTIVE here
    684        1.1       gwr 	 * XXX: (on obio) or even worse (on vme) a 10mS. delay!
    685        1.1       gwr 	 * XXX: I really doubt that is necessary...
    686        1.1       gwr 	 */
    687        1.1       gwr 
    688       1.20       wiz 	/* Wait for any "DMA complete" or error bits. */
    689        1.1       gwr 	tmo = POLL_TIMO;
    690        1.1       gwr 	for (;;) {
    691        1.1       gwr 		if (se->se_csr & CSR_MASK)
    692        1.1       gwr 			break;
    693        1.1       gwr 		if (--tmo <= 0) {
    694        1.1       gwr 			printf("se: DMA timeout (while polling)\n");
    695        1.1       gwr 			/* Indicate timeout as MI code would. */
    696        1.1       gwr 			sr->sr_flags |= SR_OVERDUE;
    697        1.1       gwr 			break;
    698        1.1       gwr 		}
    699        1.1       gwr 		delay(100);
    700        1.1       gwr 	}
    701        1.1       gwr 	NCR_TRACE("se_dma_poll: waited %d\n",
    702        1.1       gwr 			  POLL_TIMO - tmo);
    703        1.1       gwr 
    704        1.1       gwr #ifdef	DEBUG
    705        1.1       gwr 	if (se_debug & 2) {
    706  1.25.40.1       mjf 		printf("%s: done, csr=0x%x\n", __func__, se->se_csr);
    707        1.1       gwr 	}
    708        1.1       gwr #endif
    709        1.1       gwr }
    710        1.1       gwr 
    711