si_vme.c revision 1.12 1 1.12 bouyer /* $NetBSD: si_vme.c,v 1.12 1997/08/27 11:24:27 bouyer Exp $ */
2 1.1 gwr
3 1.7 gwr /*-
4 1.7 gwr * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.1 gwr * All rights reserved.
6 1.1 gwr *
7 1.7 gwr * This code is derived from software contributed to The NetBSD Foundation
8 1.7 gwr * by Adam Glass, David Jones, and Gordon W. Ross.
9 1.7 gwr *
10 1.1 gwr * Redistribution and use in source and binary forms, with or without
11 1.1 gwr * modification, are permitted provided that the following conditions
12 1.1 gwr * are met:
13 1.1 gwr * 1. Redistributions of source code must retain the above copyright
14 1.1 gwr * notice, this list of conditions and the following disclaimer.
15 1.1 gwr * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 gwr * notice, this list of conditions and the following disclaimer in the
17 1.1 gwr * documentation and/or other materials provided with the distribution.
18 1.7 gwr * 3. All advertising materials mentioning features or use of this software
19 1.1 gwr * must display the following acknowledgement:
20 1.7 gwr * This product includes software developed by the NetBSD
21 1.7 gwr * Foundation, Inc. and its contributors.
22 1.7 gwr * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.7 gwr * contributors may be used to endorse or promote products derived
24 1.7 gwr * from this software without specific prior written permission.
25 1.1 gwr *
26 1.7 gwr * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.7 gwr * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.7 gwr * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.9 gwr * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.9 gwr * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.7 gwr * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.7 gwr * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.7 gwr * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.7 gwr * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.7 gwr * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.7 gwr * POSSIBILITY OF SUCH DAMAGE.
37 1.1 gwr */
38 1.1 gwr
39 1.1 gwr /*
40 1.1 gwr * This file contains only the machine-dependent parts of the
41 1.1 gwr * Sun3 SCSI driver. (Autoconfig stuff and DMA functions.)
42 1.1 gwr * The machine-independent parts are in ncr5380sbc.c
43 1.1 gwr *
44 1.1 gwr * Supported hardware includes:
45 1.1 gwr * Sun SCSI-3 on OBIO (Sun3/50,Sun3/60)
46 1.1 gwr * Sun SCSI-3 on VME (Sun3/160,Sun3/260)
47 1.1 gwr *
48 1.1 gwr * Could be made to support the Sun3/E if someone wanted to.
49 1.1 gwr *
50 1.1 gwr * Note: Both supported variants of the Sun SCSI-3 adapter have
51 1.1 gwr * some really unusual "features" for this driver to deal with,
52 1.1 gwr * generally related to the DMA engine. The OBIO variant will
53 1.1 gwr * ignore any attempt to write the FIFO count register while the
54 1.1 gwr * SCSI bus is in DATA_IN or DATA_OUT phase. This is dealt with
55 1.1 gwr * by setting the FIFO count early in COMMAND or MSG_IN phase.
56 1.1 gwr *
57 1.1 gwr * The VME variant has a bit to enable or disable the DMA engine,
58 1.1 gwr * but that bit also gates the interrupt line from the NCR5380!
59 1.1 gwr * Therefore, in order to get any interrupt from the 5380, (i.e.
60 1.1 gwr * for reselect) one must clear the DMA engine transfer count and
61 1.1 gwr * then enable DMA. This has the further complication that you
62 1.1 gwr * CAN NOT touch the NCR5380 while the DMA enable bit is set, so
63 1.1 gwr * we have to turn DMA back off before we even look at the 5380.
64 1.1 gwr *
65 1.1 gwr * What wonderfully whacky hardware this is!
66 1.1 gwr *
67 1.1 gwr * Credits, history:
68 1.1 gwr *
69 1.1 gwr * David Jones wrote the initial version of this module, which
70 1.1 gwr * included support for the VME adapter only. (no reselection).
71 1.1 gwr *
72 1.1 gwr * Gordon Ross added support for the OBIO adapter, and re-worked
73 1.1 gwr * both the VME and OBIO code to support disconnect/reselect.
74 1.1 gwr * (Required figuring out the hardware "features" noted above.)
75 1.1 gwr *
76 1.1 gwr * The autoconfiguration boilerplate came from Adam Glass.
77 1.1 gwr */
78 1.1 gwr
79 1.1 gwr /*****************************************************************
80 1.1 gwr * VME functions for DMA
81 1.1 gwr ****************************************************************/
82 1.1 gwr
83 1.1 gwr #include <sys/param.h>
84 1.1 gwr #include <sys/systm.h>
85 1.1 gwr #include <sys/errno.h>
86 1.1 gwr #include <sys/kernel.h>
87 1.1 gwr #include <sys/malloc.h>
88 1.1 gwr #include <sys/device.h>
89 1.1 gwr #include <sys/buf.h>
90 1.1 gwr #include <sys/proc.h>
91 1.1 gwr #include <sys/user.h>
92 1.1 gwr
93 1.12 bouyer #include <dev/scsipi/scsi_all.h>
94 1.12 bouyer #include <dev/scsipi/scsipi_all.h>
95 1.12 bouyer #include <dev/scsipi/scsipi_debug.h>
96 1.12 bouyer #include <dev/scsipi/scsiconf.h>
97 1.1 gwr
98 1.1 gwr #include <machine/autoconf.h>
99 1.1 gwr #include <machine/dvma.h>
100 1.1 gwr
101 1.1 gwr #define DEBUG XXX
102 1.1 gwr
103 1.1 gwr #include <dev/ic/ncr5380reg.h>
104 1.1 gwr #include <dev/ic/ncr5380var.h>
105 1.1 gwr
106 1.1 gwr #include "sireg.h"
107 1.1 gwr #include "sivar.h"
108 1.1 gwr
109 1.1 gwr void si_vme_dma_setup __P((struct ncr5380_softc *));
110 1.1 gwr void si_vme_dma_start __P((struct ncr5380_softc *));
111 1.1 gwr void si_vme_dma_eop __P((struct ncr5380_softc *));
112 1.1 gwr void si_vme_dma_stop __P((struct ncr5380_softc *));
113 1.1 gwr
114 1.1 gwr void si_vme_intr_on __P((struct ncr5380_softc *));
115 1.1 gwr void si_vme_intr_off __P((struct ncr5380_softc *));
116 1.1 gwr
117 1.1 gwr /*
118 1.1 gwr * New-style autoconfig attachment
119 1.1 gwr */
120 1.1 gwr
121 1.8 gwr static int si_vmes_match __P((struct device *, struct cfdata *, void *));
122 1.1 gwr static void si_vmes_attach __P((struct device *, struct device *, void *));
123 1.1 gwr
124 1.1 gwr struct cfattach si_vmes_ca = {
125 1.1 gwr sizeof(struct si_softc), si_vmes_match, si_vmes_attach
126 1.1 gwr };
127 1.1 gwr
128 1.10 gwr /*
129 1.10 gwr * Options for disconnect/reselect, DMA, and interrupts.
130 1.10 gwr * By default, allow disconnect/reselect on targets 4-6.
131 1.10 gwr * Those are normally tapes that really need it enabled.
132 1.10 gwr */
133 1.10 gwr int si_vme_options = 0x0f;
134 1.1 gwr
135 1.1 gwr
136 1.1 gwr static int
137 1.8 gwr si_vmes_match(parent, cf, args)
138 1.1 gwr struct device *parent;
139 1.8 gwr struct cfdata *cf;
140 1.8 gwr void *args;
141 1.1 gwr {
142 1.1 gwr struct confargs *ca = args;
143 1.5 gwr int probe_addr;
144 1.1 gwr
145 1.1 gwr #ifdef DIAGNOSTIC
146 1.1 gwr if (ca->ca_bustype != BUS_VME16) {
147 1.4 christos printf("si_vmes_match: bustype %d?\n", ca->ca_bustype);
148 1.1 gwr return (0);
149 1.1 gwr }
150 1.1 gwr #endif
151 1.1 gwr
152 1.1 gwr /*
153 1.1 gwr * Other Sun3 models may have VME "si" or "sc".
154 1.1 gwr * This driver has no default address.
155 1.1 gwr */
156 1.1 gwr if (ca->ca_paddr == -1)
157 1.1 gwr return (0);
158 1.1 gwr
159 1.1 gwr /* Make sure there is something there... */
160 1.5 gwr probe_addr = ca->ca_paddr + 1;
161 1.5 gwr if (bus_peek(ca->ca_bustype, probe_addr, 1) == -1)
162 1.1 gwr return (0);
163 1.1 gwr
164 1.1 gwr /*
165 1.1 gwr * If this is a VME SCSI board, we have to determine whether
166 1.1 gwr * it is an "sc" (Sun2) or "si" (Sun3) SCSI board. This can
167 1.1 gwr * be determined using the fact that the "sc" board occupies
168 1.1 gwr * 4K bytes in VME space but the "si" board occupies 2K bytes.
169 1.1 gwr */
170 1.1 gwr /* Note: the "si" board should NOT respond here. */
171 1.5 gwr probe_addr = ca->ca_paddr + 0x801;
172 1.5 gwr if (bus_peek(ca->ca_bustype, probe_addr, 1) != -1) {
173 1.1 gwr /* Something responded at 2K+1. Maybe an "sc" board? */
174 1.1 gwr #ifdef DEBUG
175 1.4 christos printf("si_vmes_match: May be an `sc' board at pa=0x%x\n",
176 1.1 gwr ca->ca_paddr);
177 1.1 gwr #endif
178 1.1 gwr return(0);
179 1.1 gwr }
180 1.1 gwr
181 1.5 gwr /* Default interrupt priority (always splbio==2) */
182 1.5 gwr if (ca->ca_intpri == -1)
183 1.5 gwr ca->ca_intpri = 2;
184 1.5 gwr
185 1.5 gwr return (1);
186 1.1 gwr }
187 1.1 gwr
188 1.1 gwr static void
189 1.1 gwr si_vmes_attach(parent, self, args)
190 1.1 gwr struct device *parent, *self;
191 1.1 gwr void *args;
192 1.1 gwr {
193 1.1 gwr struct si_softc *sc = (struct si_softc *) self;
194 1.5 gwr struct ncr5380_softc *ncr_sc = &sc->ncr_sc;
195 1.5 gwr struct cfdata *cf = self->dv_cfdata;
196 1.1 gwr struct confargs *ca = args;
197 1.1 gwr
198 1.10 gwr /* Get options from config flags if specified. */
199 1.10 gwr if (cf->cf_flags)
200 1.10 gwr sc->sc_options = cf->cf_flags;
201 1.10 gwr else
202 1.10 gwr sc->sc_options = si_vme_options;
203 1.10 gwr
204 1.10 gwr printf(": options=0x%x\n", sc->sc_options);
205 1.1 gwr
206 1.1 gwr sc->sc_adapter_type = ca->ca_bustype;
207 1.1 gwr sc->sc_regs = (struct si_regs *)
208 1.1 gwr bus_mapin(ca->ca_bustype, ca->ca_paddr,
209 1.1 gwr sizeof(struct si_regs));
210 1.5 gwr sc->sc_adapter_iv_am =
211 1.5 gwr VME_SUPV_DATA_24 | (ca->ca_intvec & 0xFF);
212 1.1 gwr
213 1.1 gwr /*
214 1.1 gwr * MD function pointers used by the MI code.
215 1.1 gwr */
216 1.1 gwr ncr_sc->sc_pio_out = ncr5380_pio_out;
217 1.1 gwr ncr_sc->sc_pio_in = ncr5380_pio_in;
218 1.1 gwr ncr_sc->sc_dma_alloc = si_dma_alloc;
219 1.1 gwr ncr_sc->sc_dma_free = si_dma_free;
220 1.1 gwr ncr_sc->sc_dma_setup = si_vme_dma_setup;
221 1.1 gwr ncr_sc->sc_dma_start = si_vme_dma_start;
222 1.2 gwr ncr_sc->sc_dma_poll = si_dma_poll;
223 1.2 gwr ncr_sc->sc_dma_eop = si_vme_dma_eop;
224 1.1 gwr ncr_sc->sc_dma_stop = si_vme_dma_stop;
225 1.1 gwr ncr_sc->sc_intr_on = si_vme_intr_on;
226 1.1 gwr ncr_sc->sc_intr_off = si_vme_intr_off;
227 1.1 gwr
228 1.1 gwr /* Attach interrupt handler. */
229 1.1 gwr isr_add_vectored(si_intr, (void *)sc,
230 1.1 gwr ca->ca_intpri, ca->ca_intvec);
231 1.1 gwr
232 1.1 gwr /* Do the common attach stuff. */
233 1.1 gwr si_attach(sc);
234 1.1 gwr }
235 1.1 gwr
236 1.1 gwr
237 1.1 gwr /*
238 1.1 gwr * This is called when the bus is going idle,
239 1.1 gwr * so we want to enable the SBC interrupts.
240 1.1 gwr * That is controlled by the DMA enable!
241 1.1 gwr * Who would have guessed!
242 1.1 gwr * What a NASTY trick!
243 1.1 gwr */
244 1.1 gwr void
245 1.1 gwr si_vme_intr_on(ncr_sc)
246 1.1 gwr struct ncr5380_softc *ncr_sc;
247 1.1 gwr {
248 1.1 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
249 1.1 gwr volatile struct si_regs *si = sc->sc_regs;
250 1.1 gwr
251 1.2 gwr /* receive mode should be safer */
252 1.2 gwr si->si_csr &= ~SI_CSR_SEND;
253 1.2 gwr
254 1.2 gwr /* Clear the count so nothing happens. */
255 1.2 gwr si->dma_counth = 0;
256 1.2 gwr si->dma_countl = 0;
257 1.2 gwr
258 1.2 gwr /* Clear the start address too. (paranoid?) */
259 1.2 gwr si->dma_addrh = 0;
260 1.2 gwr si->dma_addrl = 0;
261 1.2 gwr
262 1.2 gwr /* Finally, enable the DMA engine. */
263 1.1 gwr si->si_csr |= SI_CSR_DMA_EN;
264 1.1 gwr }
265 1.1 gwr
266 1.1 gwr /*
267 1.1 gwr * This is called when the bus is idle and we are
268 1.1 gwr * about to start playing with the SBC chip.
269 1.1 gwr */
270 1.1 gwr void
271 1.1 gwr si_vme_intr_off(ncr_sc)
272 1.1 gwr struct ncr5380_softc *ncr_sc;
273 1.1 gwr {
274 1.1 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
275 1.1 gwr volatile struct si_regs *si = sc->sc_regs;
276 1.1 gwr
277 1.1 gwr si->si_csr &= ~SI_CSR_DMA_EN;
278 1.1 gwr }
279 1.1 gwr
280 1.1 gwr /*
281 1.1 gwr * This function is called during the COMMAND or MSG_IN phase
282 1.1 gwr * that preceeds a DATA_IN or DATA_OUT phase, in case we need
283 1.1 gwr * to setup the DMA engine before the bus enters a DATA phase.
284 1.1 gwr *
285 1.1 gwr * XXX: The VME adapter appears to suppress SBC interrupts
286 1.1 gwr * when the FIFO is not empty or the FIFO count is non-zero!
287 1.1 gwr *
288 1.2 gwr * On the VME version, setup the start addres, but clear the
289 1.2 gwr * count (to make sure it stays idle) and set that later.
290 1.1 gwr */
291 1.1 gwr void
292 1.1 gwr si_vme_dma_setup(ncr_sc)
293 1.1 gwr struct ncr5380_softc *ncr_sc;
294 1.1 gwr {
295 1.1 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
296 1.1 gwr struct sci_req *sr = ncr_sc->sc_current;
297 1.1 gwr struct si_dma_handle *dh = sr->sr_dma_hand;
298 1.1 gwr volatile struct si_regs *si = sc->sc_regs;
299 1.1 gwr long data_pa;
300 1.1 gwr int xlen;
301 1.1 gwr
302 1.1 gwr /*
303 1.1 gwr * Get the DVMA mapping for this segment.
304 1.1 gwr * XXX - Should separate allocation and mapin.
305 1.1 gwr */
306 1.1 gwr data_pa = dvma_kvtopa(dh->dh_dvma, sc->sc_adapter_type);
307 1.1 gwr data_pa += (ncr_sc->sc_dataptr - dh->dh_addr);
308 1.1 gwr if (data_pa & 1)
309 1.11 fair panic("si_dma_start: bad pa=0x%lx", data_pa);
310 1.1 gwr xlen = ncr_sc->sc_datalen;
311 1.2 gwr xlen &= ~1; /* XXX: necessary? */
312 1.2 gwr sc->sc_reqlen = xlen; /* XXX: or less? */
313 1.1 gwr
314 1.1 gwr #ifdef DEBUG
315 1.1 gwr if (si_debug & 2) {
316 1.11 fair printf("si_dma_setup: dh=%p, pa=0x%lx, xlen=0x%x\n",
317 1.1 gwr dh, data_pa, xlen);
318 1.1 gwr }
319 1.1 gwr #endif
320 1.1 gwr
321 1.1 gwr /* Set direction (send/recv) */
322 1.1 gwr if (dh->dh_flags & SIDH_OUT) {
323 1.1 gwr si->si_csr |= SI_CSR_SEND;
324 1.1 gwr } else {
325 1.1 gwr si->si_csr &= ~SI_CSR_SEND;
326 1.1 gwr }
327 1.1 gwr
328 1.2 gwr /* Reset the FIFO. */
329 1.2 gwr si->si_csr &= ~SI_CSR_FIFO_RES; /* active low */
330 1.2 gwr si->si_csr |= SI_CSR_FIFO_RES;
331 1.2 gwr
332 1.1 gwr if (data_pa & 2) {
333 1.1 gwr si->si_csr |= SI_CSR_BPCON;
334 1.1 gwr } else {
335 1.1 gwr si->si_csr &= ~SI_CSR_BPCON;
336 1.1 gwr }
337 1.1 gwr
338 1.2 gwr /* Load the start address. */
339 1.1 gwr si->dma_addrh = (ushort)(data_pa >> 16);
340 1.1 gwr si->dma_addrl = (ushort)(data_pa & 0xFFFF);
341 1.1 gwr
342 1.2 gwr /*
343 1.2 gwr * Keep the count zero or it may start early!
344 1.2 gwr */
345 1.2 gwr si->dma_counth = 0;
346 1.2 gwr si->dma_countl = 0;
347 1.2 gwr
348 1.2 gwr #if 0
349 1.2 gwr /* Clear FIFO counter. (also hits dma_count) */
350 1.2 gwr si->fifo_cnt_hi = 0;
351 1.2 gwr si->fifo_count = 0;
352 1.2 gwr #endif
353 1.2 gwr }
354 1.2 gwr
355 1.2 gwr
356 1.2 gwr void
357 1.2 gwr si_vme_dma_start(ncr_sc)
358 1.2 gwr struct ncr5380_softc *ncr_sc;
359 1.2 gwr {
360 1.2 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
361 1.2 gwr struct sci_req *sr = ncr_sc->sc_current;
362 1.2 gwr struct si_dma_handle *dh = sr->sr_dma_hand;
363 1.2 gwr volatile struct si_regs *si = sc->sc_regs;
364 1.2 gwr int s, xlen;
365 1.2 gwr
366 1.2 gwr xlen = sc->sc_reqlen;
367 1.2 gwr
368 1.2 gwr /* This MAY be time critical (not sure). */
369 1.2 gwr s = splhigh();
370 1.2 gwr
371 1.1 gwr si->dma_counth = (ushort)(xlen >> 16);
372 1.1 gwr si->dma_countl = (ushort)(xlen & 0xFFFF);
373 1.1 gwr
374 1.2 gwr /* Set it anyway, even though dma_count hits it. */
375 1.1 gwr si->fifo_cnt_hi = (ushort)(xlen >> 16);
376 1.1 gwr si->fifo_count = (ushort)(xlen & 0xFFFF);
377 1.1 gwr
378 1.1 gwr /*
379 1.1 gwr * Acknowledge the phase change. (After DMA setup!)
380 1.1 gwr * Put the SBIC into DMA mode, and start the transfer.
381 1.1 gwr */
382 1.1 gwr if (dh->dh_flags & SIDH_OUT) {
383 1.1 gwr *ncr_sc->sci_tcmd = PHASE_DATA_OUT;
384 1.1 gwr SCI_CLR_INTR(ncr_sc);
385 1.1 gwr *ncr_sc->sci_icmd = SCI_ICMD_DATA;
386 1.1 gwr *ncr_sc->sci_mode |= (SCI_MODE_DMA | SCI_MODE_DMA_IE);
387 1.1 gwr *ncr_sc->sci_dma_send = 0; /* start it */
388 1.1 gwr } else {
389 1.1 gwr *ncr_sc->sci_tcmd = PHASE_DATA_IN;
390 1.1 gwr SCI_CLR_INTR(ncr_sc);
391 1.1 gwr *ncr_sc->sci_icmd = 0;
392 1.1 gwr *ncr_sc->sci_mode |= (SCI_MODE_DMA | SCI_MODE_DMA_IE);
393 1.1 gwr *ncr_sc->sci_irecv = 0; /* start it */
394 1.1 gwr }
395 1.1 gwr
396 1.1 gwr /* Let'er rip! */
397 1.1 gwr si->si_csr |= SI_CSR_DMA_EN;
398 1.1 gwr
399 1.2 gwr splx(s);
400 1.1 gwr ncr_sc->sc_state |= NCR_DOINGDMA;
401 1.1 gwr
402 1.1 gwr #ifdef DEBUG
403 1.1 gwr if (si_debug & 2) {
404 1.4 christos printf("si_dma_start: started, flags=0x%x\n",
405 1.1 gwr ncr_sc->sc_state);
406 1.1 gwr }
407 1.1 gwr #endif
408 1.1 gwr }
409 1.1 gwr
410 1.1 gwr
411 1.1 gwr void
412 1.1 gwr si_vme_dma_eop(ncr_sc)
413 1.1 gwr struct ncr5380_softc *ncr_sc;
414 1.1 gwr {
415 1.1 gwr
416 1.1 gwr /* Not needed - DMA was stopped prior to examining sci_csr */
417 1.1 gwr }
418 1.1 gwr
419 1.1 gwr
420 1.1 gwr void
421 1.1 gwr si_vme_dma_stop(ncr_sc)
422 1.1 gwr struct ncr5380_softc *ncr_sc;
423 1.1 gwr {
424 1.1 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
425 1.1 gwr struct sci_req *sr = ncr_sc->sc_current;
426 1.1 gwr struct si_dma_handle *dh = sr->sr_dma_hand;
427 1.1 gwr volatile struct si_regs *si = sc->sc_regs;
428 1.1 gwr int resid, ntrans;
429 1.1 gwr
430 1.1 gwr if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
431 1.1 gwr #ifdef DEBUG
432 1.4 christos printf("si_dma_stop: dma not running\n");
433 1.1 gwr #endif
434 1.1 gwr return;
435 1.1 gwr }
436 1.1 gwr ncr_sc->sc_state &= ~NCR_DOINGDMA;
437 1.1 gwr
438 1.1 gwr /* First, halt the DMA engine. */
439 1.1 gwr si->si_csr &= ~SI_CSR_DMA_EN; /* VME only */
440 1.1 gwr
441 1.2 gwr /* Set an impossible phase to prevent data movement? */
442 1.2 gwr *ncr_sc->sci_tcmd = PHASE_INVALID;
443 1.2 gwr
444 1.1 gwr if (si->si_csr & (SI_CSR_DMA_CONFLICT | SI_CSR_DMA_BUS_ERR)) {
445 1.4 christos printf("si: DMA error, csr=0x%x, reset\n", si->si_csr);
446 1.1 gwr sr->sr_xs->error = XS_DRIVER_STUFFUP;
447 1.1 gwr ncr_sc->sc_state |= NCR_ABORTING;
448 1.1 gwr si_reset_adapter(ncr_sc);
449 1.2 gwr goto out;
450 1.1 gwr }
451 1.1 gwr
452 1.1 gwr /* Note that timeout may have set the error flag. */
453 1.1 gwr if (ncr_sc->sc_state & NCR_ABORTING)
454 1.1 gwr goto out;
455 1.2 gwr
456 1.2 gwr /* XXX: Wait for DMA to actually finish? */
457 1.1 gwr
458 1.1 gwr /*
459 1.1 gwr * Now try to figure out how much actually transferred
460 1.1 gwr *
461 1.1 gwr * The fifo_count does not reflect how many bytes were
462 1.1 gwr * actually transferred for VME.
463 1.1 gwr *
464 1.1 gwr * SCSI-3 VME interface is a little funny on writes:
465 1.1 gwr * if we have a disconnect, the dma has overshot by
466 1.1 gwr * one byte and the resid needs to be incremented.
467 1.1 gwr * Only happens for partial transfers.
468 1.1 gwr * (Thanks to Matt Jacob)
469 1.1 gwr */
470 1.1 gwr
471 1.1 gwr resid = si->fifo_count & 0xFFFF;
472 1.1 gwr if (dh->dh_flags & SIDH_OUT)
473 1.1 gwr if ((resid > 0) && (resid < sc->sc_reqlen))
474 1.1 gwr resid++;
475 1.1 gwr ntrans = sc->sc_reqlen - resid;
476 1.1 gwr
477 1.1 gwr #ifdef DEBUG
478 1.1 gwr if (si_debug & 2) {
479 1.4 christos printf("si_dma_stop: resid=0x%x ntrans=0x%x\n",
480 1.1 gwr resid, ntrans);
481 1.1 gwr }
482 1.1 gwr #endif
483 1.1 gwr
484 1.1 gwr if (ntrans < MIN_DMA_LEN) {
485 1.4 christos printf("si: fifo count: 0x%x\n", resid);
486 1.1 gwr ncr_sc->sc_state |= NCR_ABORTING;
487 1.1 gwr goto out;
488 1.1 gwr }
489 1.1 gwr if (ntrans > ncr_sc->sc_datalen)
490 1.1 gwr panic("si_dma_stop: excess transfer");
491 1.1 gwr
492 1.1 gwr /* Adjust data pointer */
493 1.1 gwr ncr_sc->sc_dataptr += ntrans;
494 1.1 gwr ncr_sc->sc_datalen -= ntrans;
495 1.1 gwr
496 1.1 gwr /*
497 1.1 gwr * After a read, we may need to clean-up
498 1.1 gwr * "Left-over bytes" (yuck!)
499 1.1 gwr */
500 1.1 gwr if (((dh->dh_flags & SIDH_OUT) == 0) &&
501 1.1 gwr ((si->si_csr & SI_CSR_LOB) != 0))
502 1.1 gwr {
503 1.1 gwr char *cp = ncr_sc->sc_dataptr;
504 1.1 gwr #ifdef DEBUG
505 1.4 christos printf("si: Got Left-over bytes!\n");
506 1.1 gwr #endif
507 1.1 gwr if (si->si_csr & SI_CSR_BPCON) {
508 1.1 gwr /* have SI_CSR_BPCON */
509 1.1 gwr cp[-1] = (si->si_bprl & 0xff00) >> 8;
510 1.1 gwr } else {
511 1.1 gwr switch (si->si_csr & SI_CSR_LOB) {
512 1.1 gwr case SI_CSR_LOB_THREE:
513 1.1 gwr cp[-3] = (si->si_bprh & 0xff00) >> 8;
514 1.1 gwr cp[-2] = (si->si_bprh & 0x00ff);
515 1.1 gwr cp[-1] = (si->si_bprl & 0xff00) >> 8;
516 1.1 gwr break;
517 1.1 gwr case SI_CSR_LOB_TWO:
518 1.1 gwr cp[-2] = (si->si_bprh & 0xff00) >> 8;
519 1.1 gwr cp[-1] = (si->si_bprh & 0x00ff);
520 1.1 gwr break;
521 1.1 gwr case SI_CSR_LOB_ONE:
522 1.1 gwr cp[-1] = (si->si_bprh & 0xff00) >> 8;
523 1.1 gwr break;
524 1.1 gwr }
525 1.1 gwr }
526 1.1 gwr }
527 1.1 gwr
528 1.1 gwr out:
529 1.1 gwr si->dma_addrh = 0;
530 1.1 gwr si->dma_addrl = 0;
531 1.1 gwr
532 1.1 gwr si->dma_counth = 0;
533 1.1 gwr si->dma_countl = 0;
534 1.1 gwr
535 1.1 gwr si->fifo_cnt_hi = 0;
536 1.1 gwr si->fifo_count = 0;
537 1.1 gwr
538 1.1 gwr /* Put SBIC back in PIO mode. */
539 1.1 gwr *ncr_sc->sci_mode &= ~(SCI_MODE_DMA | SCI_MODE_DMA_IE);
540 1.1 gwr *ncr_sc->sci_icmd = 0;
541 1.1 gwr }
542