si_vme.c revision 1.8 1 1.8 gwr /* $NetBSD: si_vme.c,v 1.8 1996/12/17 21:10:55 gwr Exp $ */
2 1.1 gwr
3 1.7 gwr /*-
4 1.7 gwr * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.1 gwr * All rights reserved.
6 1.1 gwr *
7 1.7 gwr * This code is derived from software contributed to The NetBSD Foundation
8 1.7 gwr * by Adam Glass, David Jones, and Gordon W. Ross.
9 1.7 gwr *
10 1.1 gwr * Redistribution and use in source and binary forms, with or without
11 1.1 gwr * modification, are permitted provided that the following conditions
12 1.1 gwr * are met:
13 1.1 gwr * 1. Redistributions of source code must retain the above copyright
14 1.1 gwr * notice, this list of conditions and the following disclaimer.
15 1.1 gwr * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 gwr * notice, this list of conditions and the following disclaimer in the
17 1.1 gwr * documentation and/or other materials provided with the distribution.
18 1.7 gwr * 3. All advertising materials mentioning features or use of this software
19 1.1 gwr * must display the following acknowledgement:
20 1.7 gwr * This product includes software developed by the NetBSD
21 1.7 gwr * Foundation, Inc. and its contributors.
22 1.7 gwr * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.7 gwr * contributors may be used to endorse or promote products derived
24 1.7 gwr * from this software without specific prior written permission.
25 1.1 gwr *
26 1.7 gwr * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.7 gwr * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.7 gwr * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.7 gwr * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE
30 1.7 gwr * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.7 gwr * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.7 gwr * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.7 gwr * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.7 gwr * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.7 gwr * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.7 gwr * POSSIBILITY OF SUCH DAMAGE.
37 1.1 gwr */
38 1.1 gwr
39 1.1 gwr /*
40 1.1 gwr * This file contains only the machine-dependent parts of the
41 1.1 gwr * Sun3 SCSI driver. (Autoconfig stuff and DMA functions.)
42 1.1 gwr * The machine-independent parts are in ncr5380sbc.c
43 1.1 gwr *
44 1.1 gwr * Supported hardware includes:
45 1.1 gwr * Sun SCSI-3 on OBIO (Sun3/50,Sun3/60)
46 1.1 gwr * Sun SCSI-3 on VME (Sun3/160,Sun3/260)
47 1.1 gwr *
48 1.1 gwr * Could be made to support the Sun3/E if someone wanted to.
49 1.1 gwr *
50 1.1 gwr * Note: Both supported variants of the Sun SCSI-3 adapter have
51 1.1 gwr * some really unusual "features" for this driver to deal with,
52 1.1 gwr * generally related to the DMA engine. The OBIO variant will
53 1.1 gwr * ignore any attempt to write the FIFO count register while the
54 1.1 gwr * SCSI bus is in DATA_IN or DATA_OUT phase. This is dealt with
55 1.1 gwr * by setting the FIFO count early in COMMAND or MSG_IN phase.
56 1.1 gwr *
57 1.1 gwr * The VME variant has a bit to enable or disable the DMA engine,
58 1.1 gwr * but that bit also gates the interrupt line from the NCR5380!
59 1.1 gwr * Therefore, in order to get any interrupt from the 5380, (i.e.
60 1.1 gwr * for reselect) one must clear the DMA engine transfer count and
61 1.1 gwr * then enable DMA. This has the further complication that you
62 1.1 gwr * CAN NOT touch the NCR5380 while the DMA enable bit is set, so
63 1.1 gwr * we have to turn DMA back off before we even look at the 5380.
64 1.1 gwr *
65 1.1 gwr * What wonderfully whacky hardware this is!
66 1.1 gwr *
67 1.1 gwr * Credits, history:
68 1.1 gwr *
69 1.1 gwr * David Jones wrote the initial version of this module, which
70 1.1 gwr * included support for the VME adapter only. (no reselection).
71 1.1 gwr *
72 1.1 gwr * Gordon Ross added support for the OBIO adapter, and re-worked
73 1.1 gwr * both the VME and OBIO code to support disconnect/reselect.
74 1.1 gwr * (Required figuring out the hardware "features" noted above.)
75 1.1 gwr *
76 1.1 gwr * The autoconfiguration boilerplate came from Adam Glass.
77 1.1 gwr */
78 1.1 gwr
79 1.1 gwr /*****************************************************************
80 1.1 gwr * VME functions for DMA
81 1.1 gwr ****************************************************************/
82 1.1 gwr
83 1.1 gwr #include <sys/param.h>
84 1.1 gwr #include <sys/systm.h>
85 1.1 gwr #include <sys/errno.h>
86 1.1 gwr #include <sys/kernel.h>
87 1.1 gwr #include <sys/malloc.h>
88 1.1 gwr #include <sys/device.h>
89 1.1 gwr #include <sys/buf.h>
90 1.1 gwr #include <sys/proc.h>
91 1.1 gwr #include <sys/user.h>
92 1.1 gwr
93 1.1 gwr #include <scsi/scsi_all.h>
94 1.1 gwr #include <scsi/scsi_debug.h>
95 1.1 gwr #include <scsi/scsiconf.h>
96 1.1 gwr
97 1.1 gwr #include <machine/autoconf.h>
98 1.1 gwr #include <machine/dvma.h>
99 1.1 gwr
100 1.1 gwr #define DEBUG XXX
101 1.1 gwr
102 1.1 gwr #include <dev/ic/ncr5380reg.h>
103 1.1 gwr #include <dev/ic/ncr5380var.h>
104 1.1 gwr
105 1.1 gwr #include "sireg.h"
106 1.1 gwr #include "sivar.h"
107 1.1 gwr
108 1.1 gwr void si_vme_dma_setup __P((struct ncr5380_softc *));
109 1.1 gwr void si_vme_dma_start __P((struct ncr5380_softc *));
110 1.1 gwr void si_vme_dma_eop __P((struct ncr5380_softc *));
111 1.1 gwr void si_vme_dma_stop __P((struct ncr5380_softc *));
112 1.1 gwr
113 1.1 gwr void si_vme_intr_on __P((struct ncr5380_softc *));
114 1.1 gwr void si_vme_intr_off __P((struct ncr5380_softc *));
115 1.1 gwr
116 1.1 gwr /*
117 1.1 gwr * New-style autoconfig attachment
118 1.1 gwr */
119 1.1 gwr
120 1.8 gwr static int si_vmes_match __P((struct device *, struct cfdata *, void *));
121 1.1 gwr static void si_vmes_attach __P((struct device *, struct device *, void *));
122 1.1 gwr
123 1.1 gwr struct cfattach si_vmes_ca = {
124 1.1 gwr sizeof(struct si_softc), si_vmes_match, si_vmes_attach
125 1.1 gwr };
126 1.1 gwr
127 1.1 gwr /* Options. Interesting values are: 1,3,7 */
128 1.1 gwr int si_vme_options = 3;
129 1.1 gwr
130 1.1 gwr
131 1.1 gwr static int
132 1.8 gwr si_vmes_match(parent, cf, args)
133 1.1 gwr struct device *parent;
134 1.8 gwr struct cfdata *cf;
135 1.8 gwr void *args;
136 1.1 gwr {
137 1.1 gwr struct confargs *ca = args;
138 1.5 gwr int probe_addr;
139 1.1 gwr
140 1.1 gwr #ifdef DIAGNOSTIC
141 1.1 gwr if (ca->ca_bustype != BUS_VME16) {
142 1.4 christos printf("si_vmes_match: bustype %d?\n", ca->ca_bustype);
143 1.1 gwr return (0);
144 1.1 gwr }
145 1.1 gwr #endif
146 1.1 gwr
147 1.1 gwr /*
148 1.1 gwr * Other Sun3 models may have VME "si" or "sc".
149 1.1 gwr * This driver has no default address.
150 1.1 gwr */
151 1.1 gwr if (ca->ca_paddr == -1)
152 1.1 gwr return (0);
153 1.1 gwr
154 1.1 gwr /* Make sure there is something there... */
155 1.5 gwr probe_addr = ca->ca_paddr + 1;
156 1.5 gwr if (bus_peek(ca->ca_bustype, probe_addr, 1) == -1)
157 1.1 gwr return (0);
158 1.1 gwr
159 1.1 gwr /*
160 1.1 gwr * If this is a VME SCSI board, we have to determine whether
161 1.1 gwr * it is an "sc" (Sun2) or "si" (Sun3) SCSI board. This can
162 1.1 gwr * be determined using the fact that the "sc" board occupies
163 1.1 gwr * 4K bytes in VME space but the "si" board occupies 2K bytes.
164 1.1 gwr */
165 1.1 gwr /* Note: the "si" board should NOT respond here. */
166 1.5 gwr probe_addr = ca->ca_paddr + 0x801;
167 1.5 gwr if (bus_peek(ca->ca_bustype, probe_addr, 1) != -1) {
168 1.1 gwr /* Something responded at 2K+1. Maybe an "sc" board? */
169 1.1 gwr #ifdef DEBUG
170 1.4 christos printf("si_vmes_match: May be an `sc' board at pa=0x%x\n",
171 1.1 gwr ca->ca_paddr);
172 1.1 gwr #endif
173 1.1 gwr return(0);
174 1.1 gwr }
175 1.1 gwr
176 1.5 gwr /* Default interrupt priority (always splbio==2) */
177 1.5 gwr if (ca->ca_intpri == -1)
178 1.5 gwr ca->ca_intpri = 2;
179 1.5 gwr
180 1.5 gwr return (1);
181 1.1 gwr }
182 1.1 gwr
183 1.1 gwr static void
184 1.1 gwr si_vmes_attach(parent, self, args)
185 1.1 gwr struct device *parent, *self;
186 1.1 gwr void *args;
187 1.1 gwr {
188 1.1 gwr struct si_softc *sc = (struct si_softc *) self;
189 1.5 gwr struct ncr5380_softc *ncr_sc = &sc->ncr_sc;
190 1.5 gwr struct cfdata *cf = self->dv_cfdata;
191 1.1 gwr struct confargs *ca = args;
192 1.1 gwr
193 1.5 gwr /* Get options from config flags... */
194 1.6 gwr sc->sc_options = cf->cf_flags | si_vme_options;
195 1.5 gwr printf(": options=%d\n", sc->sc_options);
196 1.1 gwr
197 1.1 gwr sc->sc_adapter_type = ca->ca_bustype;
198 1.1 gwr sc->sc_regs = (struct si_regs *)
199 1.1 gwr bus_mapin(ca->ca_bustype, ca->ca_paddr,
200 1.1 gwr sizeof(struct si_regs));
201 1.5 gwr sc->sc_adapter_iv_am =
202 1.5 gwr VME_SUPV_DATA_24 | (ca->ca_intvec & 0xFF);
203 1.1 gwr
204 1.1 gwr /*
205 1.1 gwr * MD function pointers used by the MI code.
206 1.1 gwr */
207 1.1 gwr ncr_sc->sc_pio_out = ncr5380_pio_out;
208 1.1 gwr ncr_sc->sc_pio_in = ncr5380_pio_in;
209 1.1 gwr ncr_sc->sc_dma_alloc = si_dma_alloc;
210 1.1 gwr ncr_sc->sc_dma_free = si_dma_free;
211 1.1 gwr ncr_sc->sc_dma_setup = si_vme_dma_setup;
212 1.1 gwr ncr_sc->sc_dma_start = si_vme_dma_start;
213 1.2 gwr ncr_sc->sc_dma_poll = si_dma_poll;
214 1.2 gwr ncr_sc->sc_dma_eop = si_vme_dma_eop;
215 1.1 gwr ncr_sc->sc_dma_stop = si_vme_dma_stop;
216 1.1 gwr ncr_sc->sc_intr_on = si_vme_intr_on;
217 1.1 gwr ncr_sc->sc_intr_off = si_vme_intr_off;
218 1.1 gwr
219 1.1 gwr /* Attach interrupt handler. */
220 1.1 gwr isr_add_vectored(si_intr, (void *)sc,
221 1.1 gwr ca->ca_intpri, ca->ca_intvec);
222 1.1 gwr
223 1.1 gwr /* Do the common attach stuff. */
224 1.1 gwr si_attach(sc);
225 1.1 gwr }
226 1.1 gwr
227 1.1 gwr
228 1.1 gwr /*
229 1.1 gwr * This is called when the bus is going idle,
230 1.1 gwr * so we want to enable the SBC interrupts.
231 1.1 gwr * That is controlled by the DMA enable!
232 1.1 gwr * Who would have guessed!
233 1.1 gwr * What a NASTY trick!
234 1.1 gwr */
235 1.1 gwr void
236 1.1 gwr si_vme_intr_on(ncr_sc)
237 1.1 gwr struct ncr5380_softc *ncr_sc;
238 1.1 gwr {
239 1.1 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
240 1.1 gwr volatile struct si_regs *si = sc->sc_regs;
241 1.1 gwr
242 1.2 gwr /* receive mode should be safer */
243 1.2 gwr si->si_csr &= ~SI_CSR_SEND;
244 1.2 gwr
245 1.2 gwr /* Clear the count so nothing happens. */
246 1.2 gwr si->dma_counth = 0;
247 1.2 gwr si->dma_countl = 0;
248 1.2 gwr
249 1.2 gwr /* Clear the start address too. (paranoid?) */
250 1.2 gwr si->dma_addrh = 0;
251 1.2 gwr si->dma_addrl = 0;
252 1.2 gwr
253 1.2 gwr /* Finally, enable the DMA engine. */
254 1.1 gwr si->si_csr |= SI_CSR_DMA_EN;
255 1.1 gwr }
256 1.1 gwr
257 1.1 gwr /*
258 1.1 gwr * This is called when the bus is idle and we are
259 1.1 gwr * about to start playing with the SBC chip.
260 1.1 gwr */
261 1.1 gwr void
262 1.1 gwr si_vme_intr_off(ncr_sc)
263 1.1 gwr struct ncr5380_softc *ncr_sc;
264 1.1 gwr {
265 1.1 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
266 1.1 gwr volatile struct si_regs *si = sc->sc_regs;
267 1.1 gwr
268 1.1 gwr si->si_csr &= ~SI_CSR_DMA_EN;
269 1.1 gwr }
270 1.1 gwr
271 1.1 gwr /*
272 1.1 gwr * This function is called during the COMMAND or MSG_IN phase
273 1.1 gwr * that preceeds a DATA_IN or DATA_OUT phase, in case we need
274 1.1 gwr * to setup the DMA engine before the bus enters a DATA phase.
275 1.1 gwr *
276 1.1 gwr * XXX: The VME adapter appears to suppress SBC interrupts
277 1.1 gwr * when the FIFO is not empty or the FIFO count is non-zero!
278 1.1 gwr *
279 1.2 gwr * On the VME version, setup the start addres, but clear the
280 1.2 gwr * count (to make sure it stays idle) and set that later.
281 1.1 gwr */
282 1.1 gwr void
283 1.1 gwr si_vme_dma_setup(ncr_sc)
284 1.1 gwr struct ncr5380_softc *ncr_sc;
285 1.1 gwr {
286 1.1 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
287 1.1 gwr struct sci_req *sr = ncr_sc->sc_current;
288 1.1 gwr struct si_dma_handle *dh = sr->sr_dma_hand;
289 1.1 gwr volatile struct si_regs *si = sc->sc_regs;
290 1.1 gwr long data_pa;
291 1.1 gwr int xlen;
292 1.1 gwr
293 1.1 gwr /*
294 1.1 gwr * Get the DVMA mapping for this segment.
295 1.1 gwr * XXX - Should separate allocation and mapin.
296 1.1 gwr */
297 1.1 gwr data_pa = dvma_kvtopa(dh->dh_dvma, sc->sc_adapter_type);
298 1.1 gwr data_pa += (ncr_sc->sc_dataptr - dh->dh_addr);
299 1.1 gwr if (data_pa & 1)
300 1.1 gwr panic("si_dma_start: bad pa=0x%x", data_pa);
301 1.1 gwr xlen = ncr_sc->sc_datalen;
302 1.2 gwr xlen &= ~1; /* XXX: necessary? */
303 1.2 gwr sc->sc_reqlen = xlen; /* XXX: or less? */
304 1.1 gwr
305 1.1 gwr #ifdef DEBUG
306 1.1 gwr if (si_debug & 2) {
307 1.8 gwr printf("si_dma_setup: dh=%p, pa=0x%x, xlen=0x%x\n",
308 1.1 gwr dh, data_pa, xlen);
309 1.1 gwr }
310 1.1 gwr #endif
311 1.1 gwr
312 1.1 gwr /* Set direction (send/recv) */
313 1.1 gwr if (dh->dh_flags & SIDH_OUT) {
314 1.1 gwr si->si_csr |= SI_CSR_SEND;
315 1.1 gwr } else {
316 1.1 gwr si->si_csr &= ~SI_CSR_SEND;
317 1.1 gwr }
318 1.1 gwr
319 1.2 gwr /* Reset the FIFO. */
320 1.2 gwr si->si_csr &= ~SI_CSR_FIFO_RES; /* active low */
321 1.2 gwr si->si_csr |= SI_CSR_FIFO_RES;
322 1.2 gwr
323 1.1 gwr if (data_pa & 2) {
324 1.1 gwr si->si_csr |= SI_CSR_BPCON;
325 1.1 gwr } else {
326 1.1 gwr si->si_csr &= ~SI_CSR_BPCON;
327 1.1 gwr }
328 1.1 gwr
329 1.2 gwr /* Load the start address. */
330 1.1 gwr si->dma_addrh = (ushort)(data_pa >> 16);
331 1.1 gwr si->dma_addrl = (ushort)(data_pa & 0xFFFF);
332 1.1 gwr
333 1.2 gwr /*
334 1.2 gwr * Keep the count zero or it may start early!
335 1.2 gwr */
336 1.2 gwr si->dma_counth = 0;
337 1.2 gwr si->dma_countl = 0;
338 1.2 gwr
339 1.2 gwr #if 0
340 1.2 gwr /* Clear FIFO counter. (also hits dma_count) */
341 1.2 gwr si->fifo_cnt_hi = 0;
342 1.2 gwr si->fifo_count = 0;
343 1.2 gwr #endif
344 1.2 gwr }
345 1.2 gwr
346 1.2 gwr
347 1.2 gwr void
348 1.2 gwr si_vme_dma_start(ncr_sc)
349 1.2 gwr struct ncr5380_softc *ncr_sc;
350 1.2 gwr {
351 1.2 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
352 1.2 gwr struct sci_req *sr = ncr_sc->sc_current;
353 1.2 gwr struct si_dma_handle *dh = sr->sr_dma_hand;
354 1.2 gwr volatile struct si_regs *si = sc->sc_regs;
355 1.2 gwr int s, xlen;
356 1.2 gwr
357 1.2 gwr xlen = sc->sc_reqlen;
358 1.2 gwr
359 1.2 gwr /* This MAY be time critical (not sure). */
360 1.2 gwr s = splhigh();
361 1.2 gwr
362 1.1 gwr si->dma_counth = (ushort)(xlen >> 16);
363 1.1 gwr si->dma_countl = (ushort)(xlen & 0xFFFF);
364 1.1 gwr
365 1.2 gwr /* Set it anyway, even though dma_count hits it. */
366 1.1 gwr si->fifo_cnt_hi = (ushort)(xlen >> 16);
367 1.1 gwr si->fifo_count = (ushort)(xlen & 0xFFFF);
368 1.1 gwr
369 1.1 gwr /*
370 1.1 gwr * Acknowledge the phase change. (After DMA setup!)
371 1.1 gwr * Put the SBIC into DMA mode, and start the transfer.
372 1.1 gwr */
373 1.1 gwr if (dh->dh_flags & SIDH_OUT) {
374 1.1 gwr *ncr_sc->sci_tcmd = PHASE_DATA_OUT;
375 1.1 gwr SCI_CLR_INTR(ncr_sc);
376 1.1 gwr *ncr_sc->sci_icmd = SCI_ICMD_DATA;
377 1.1 gwr *ncr_sc->sci_mode |= (SCI_MODE_DMA | SCI_MODE_DMA_IE);
378 1.1 gwr *ncr_sc->sci_dma_send = 0; /* start it */
379 1.1 gwr } else {
380 1.1 gwr *ncr_sc->sci_tcmd = PHASE_DATA_IN;
381 1.1 gwr SCI_CLR_INTR(ncr_sc);
382 1.1 gwr *ncr_sc->sci_icmd = 0;
383 1.1 gwr *ncr_sc->sci_mode |= (SCI_MODE_DMA | SCI_MODE_DMA_IE);
384 1.1 gwr *ncr_sc->sci_irecv = 0; /* start it */
385 1.1 gwr }
386 1.1 gwr
387 1.1 gwr /* Let'er rip! */
388 1.1 gwr si->si_csr |= SI_CSR_DMA_EN;
389 1.1 gwr
390 1.2 gwr splx(s);
391 1.1 gwr ncr_sc->sc_state |= NCR_DOINGDMA;
392 1.1 gwr
393 1.1 gwr #ifdef DEBUG
394 1.1 gwr if (si_debug & 2) {
395 1.4 christos printf("si_dma_start: started, flags=0x%x\n",
396 1.1 gwr ncr_sc->sc_state);
397 1.1 gwr }
398 1.1 gwr #endif
399 1.1 gwr }
400 1.1 gwr
401 1.1 gwr
402 1.1 gwr void
403 1.1 gwr si_vme_dma_eop(ncr_sc)
404 1.1 gwr struct ncr5380_softc *ncr_sc;
405 1.1 gwr {
406 1.1 gwr
407 1.1 gwr /* Not needed - DMA was stopped prior to examining sci_csr */
408 1.1 gwr }
409 1.1 gwr
410 1.1 gwr
411 1.1 gwr void
412 1.1 gwr si_vme_dma_stop(ncr_sc)
413 1.1 gwr struct ncr5380_softc *ncr_sc;
414 1.1 gwr {
415 1.1 gwr struct si_softc *sc = (struct si_softc *)ncr_sc;
416 1.1 gwr struct sci_req *sr = ncr_sc->sc_current;
417 1.1 gwr struct si_dma_handle *dh = sr->sr_dma_hand;
418 1.1 gwr volatile struct si_regs *si = sc->sc_regs;
419 1.1 gwr int resid, ntrans;
420 1.1 gwr
421 1.1 gwr if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
422 1.1 gwr #ifdef DEBUG
423 1.4 christos printf("si_dma_stop: dma not running\n");
424 1.1 gwr #endif
425 1.1 gwr return;
426 1.1 gwr }
427 1.1 gwr ncr_sc->sc_state &= ~NCR_DOINGDMA;
428 1.1 gwr
429 1.1 gwr /* First, halt the DMA engine. */
430 1.1 gwr si->si_csr &= ~SI_CSR_DMA_EN; /* VME only */
431 1.1 gwr
432 1.2 gwr /* Set an impossible phase to prevent data movement? */
433 1.2 gwr *ncr_sc->sci_tcmd = PHASE_INVALID;
434 1.2 gwr
435 1.1 gwr if (si->si_csr & (SI_CSR_DMA_CONFLICT | SI_CSR_DMA_BUS_ERR)) {
436 1.4 christos printf("si: DMA error, csr=0x%x, reset\n", si->si_csr);
437 1.1 gwr sr->sr_xs->error = XS_DRIVER_STUFFUP;
438 1.1 gwr ncr_sc->sc_state |= NCR_ABORTING;
439 1.1 gwr si_reset_adapter(ncr_sc);
440 1.2 gwr goto out;
441 1.1 gwr }
442 1.1 gwr
443 1.1 gwr /* Note that timeout may have set the error flag. */
444 1.1 gwr if (ncr_sc->sc_state & NCR_ABORTING)
445 1.1 gwr goto out;
446 1.2 gwr
447 1.2 gwr /* XXX: Wait for DMA to actually finish? */
448 1.1 gwr
449 1.1 gwr /*
450 1.1 gwr * Now try to figure out how much actually transferred
451 1.1 gwr *
452 1.1 gwr * The fifo_count does not reflect how many bytes were
453 1.1 gwr * actually transferred for VME.
454 1.1 gwr *
455 1.1 gwr * SCSI-3 VME interface is a little funny on writes:
456 1.1 gwr * if we have a disconnect, the dma has overshot by
457 1.1 gwr * one byte and the resid needs to be incremented.
458 1.1 gwr * Only happens for partial transfers.
459 1.1 gwr * (Thanks to Matt Jacob)
460 1.1 gwr */
461 1.1 gwr
462 1.1 gwr resid = si->fifo_count & 0xFFFF;
463 1.1 gwr if (dh->dh_flags & SIDH_OUT)
464 1.1 gwr if ((resid > 0) && (resid < sc->sc_reqlen))
465 1.1 gwr resid++;
466 1.1 gwr ntrans = sc->sc_reqlen - resid;
467 1.1 gwr
468 1.1 gwr #ifdef DEBUG
469 1.1 gwr if (si_debug & 2) {
470 1.4 christos printf("si_dma_stop: resid=0x%x ntrans=0x%x\n",
471 1.1 gwr resid, ntrans);
472 1.1 gwr }
473 1.1 gwr #endif
474 1.1 gwr
475 1.1 gwr if (ntrans < MIN_DMA_LEN) {
476 1.4 christos printf("si: fifo count: 0x%x\n", resid);
477 1.1 gwr ncr_sc->sc_state |= NCR_ABORTING;
478 1.1 gwr goto out;
479 1.1 gwr }
480 1.1 gwr if (ntrans > ncr_sc->sc_datalen)
481 1.1 gwr panic("si_dma_stop: excess transfer");
482 1.1 gwr
483 1.1 gwr /* Adjust data pointer */
484 1.1 gwr ncr_sc->sc_dataptr += ntrans;
485 1.1 gwr ncr_sc->sc_datalen -= ntrans;
486 1.1 gwr
487 1.1 gwr /*
488 1.1 gwr * After a read, we may need to clean-up
489 1.1 gwr * "Left-over bytes" (yuck!)
490 1.1 gwr */
491 1.1 gwr if (((dh->dh_flags & SIDH_OUT) == 0) &&
492 1.1 gwr ((si->si_csr & SI_CSR_LOB) != 0))
493 1.1 gwr {
494 1.1 gwr char *cp = ncr_sc->sc_dataptr;
495 1.1 gwr #ifdef DEBUG
496 1.4 christos printf("si: Got Left-over bytes!\n");
497 1.1 gwr #endif
498 1.1 gwr if (si->si_csr & SI_CSR_BPCON) {
499 1.1 gwr /* have SI_CSR_BPCON */
500 1.1 gwr cp[-1] = (si->si_bprl & 0xff00) >> 8;
501 1.1 gwr } else {
502 1.1 gwr switch (si->si_csr & SI_CSR_LOB) {
503 1.1 gwr case SI_CSR_LOB_THREE:
504 1.1 gwr cp[-3] = (si->si_bprh & 0xff00) >> 8;
505 1.1 gwr cp[-2] = (si->si_bprh & 0x00ff);
506 1.1 gwr cp[-1] = (si->si_bprl & 0xff00) >> 8;
507 1.1 gwr break;
508 1.1 gwr case SI_CSR_LOB_TWO:
509 1.1 gwr cp[-2] = (si->si_bprh & 0xff00) >> 8;
510 1.1 gwr cp[-1] = (si->si_bprh & 0x00ff);
511 1.1 gwr break;
512 1.1 gwr case SI_CSR_LOB_ONE:
513 1.1 gwr cp[-1] = (si->si_bprh & 0xff00) >> 8;
514 1.1 gwr break;
515 1.1 gwr }
516 1.1 gwr }
517 1.1 gwr }
518 1.1 gwr
519 1.1 gwr out:
520 1.1 gwr si->dma_addrh = 0;
521 1.1 gwr si->dma_addrl = 0;
522 1.1 gwr
523 1.1 gwr si->dma_counth = 0;
524 1.1 gwr si->dma_countl = 0;
525 1.1 gwr
526 1.1 gwr si->fifo_cnt_hi = 0;
527 1.1 gwr si->fifo_count = 0;
528 1.1 gwr
529 1.1 gwr /* Put SBIC back in PIO mode. */
530 1.1 gwr *ncr_sc->sci_mode &= ~(SCI_MODE_DMA | SCI_MODE_DMA_IE);
531 1.1 gwr *ncr_sc->sci_icmd = 0;
532 1.1 gwr }
533