xdreg.h revision 1.7 1 1.7 chuck /* $NetBSD: xdreg.h,v 1.7 2011/02/01 20:19:32 chuck Exp $ */
2 1.1 gwr
3 1.1 gwr /*
4 1.1 gwr * Copyright (c) 1995 Charles D. Cranor
5 1.1 gwr * All rights reserved.
6 1.1 gwr *
7 1.1 gwr * Redistribution and use in source and binary forms, with or without
8 1.1 gwr * modification, are permitted provided that the following conditions
9 1.1 gwr * are met:
10 1.1 gwr * 1. Redistributions of source code must retain the above copyright
11 1.1 gwr * notice, this list of conditions and the following disclaimer.
12 1.1 gwr * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 gwr * notice, this list of conditions and the following disclaimer in the
14 1.1 gwr * documentation and/or other materials provided with the distribution.
15 1.1 gwr *
16 1.1 gwr * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 gwr * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 gwr * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 gwr * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 gwr * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
21 1.1 gwr * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
22 1.1 gwr * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
23 1.1 gwr * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 1.1 gwr * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
25 1.1 gwr * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 1.1 gwr */
27 1.1 gwr
28 1.1 gwr /*
29 1.1 gwr * x d r e g . h
30 1.1 gwr *
31 1.1 gwr * this file contains the description of the Xylogics 753/7053's hardware
32 1.1 gwr * data structures.
33 1.1 gwr *
34 1.7 chuck * author: Chuck Cranor <chuck@netbsd>
35 1.1 gwr */
36 1.1 gwr
37 1.1 gwr #define XDC_MAXDEV 4 /* max devices per controller */
38 1.1 gwr #define XDC_RESETUSEC 1000000 /* max time for xdc reset (page 21 says 1sec) */
39 1.1 gwr #define XDC_MAXIOPB 31 /* max number of iopbs that can be active */
40 1.1 gwr #define XDC_MAXTIME 4*1000000 /* four seconds before we give up and reset */
41 1.1 gwr #define XDC_MAXTRIES 4 /* max number of times to retry an operation */
42 1.4 wiz #define XDC_THROTTLE 32 /* DMA throttle */
43 1.1 gwr #define XDC_INTERLEAVE 0 /* interleave (for format param) */
44 1.1 gwr #define XDC_DPARAM 0 /* dparam (drive param) XDDP_EC32 or 0 */
45 1.1 gwr
46 1.1 gwr /*
47 1.1 gwr * xdc device interface
48 1.1 gwr * (lives in VME address space)
49 1.1 gwr */
50 1.1 gwr
51 1.1 gwr struct xdc {
52 1.1 gwr volatile u_char filler0;
53 1.1 gwr volatile u_char xdc_iopbaddr0; /* iopb byte 0 (LSB) */
54 1.1 gwr volatile u_char filler1;
55 1.1 gwr volatile u_char xdc_iopbaddr1; /* iopb byte 1 */
56 1.1 gwr volatile u_char filler2;
57 1.1 gwr volatile u_char xdc_iopbaddr2; /* iopb byte 2 */
58 1.1 gwr volatile u_char filler3;
59 1.1 gwr volatile u_char xdc_iopbaddr3; /* iopb byte 3 (MSB) */
60 1.1 gwr volatile u_char filler4;
61 1.1 gwr volatile u_char xdc_iopbamod; /* iopb address modifier */
62 1.1 gwr volatile u_char filler5;
63 1.1 gwr volatile u_char xdc_csr; /* control and status register */
64 1.1 gwr volatile u_char filler6;
65 1.1 gwr volatile u_char xdc_f_err; /* fatal error register */
66 1.1 gwr };
67 1.1 gwr
68 1.1 gwr /*
69 1.1 gwr * xdc_iopbamod: addressing modes
70 1.1 gwr * When doing DMA, if the maximum address of the buffer is greater than
71 1.1 gwr * 24 bits then you must use the 32 bit mode. Note that on many systems
72 1.1 gwr * (e.g. sun-4/300) DVMA space is smaller than 24 bits, so there is no
73 1.1 gwr * need for the 32 bit mode. However, the 32-bit mode hooks are in
74 1.1 gwr * the driver in case it ever gets ported to an environment that needs it.
75 1.1 gwr */
76 1.1 gwr
77 1.1 gwr #define XDC_ADDRMOD 0x3d /* standard address modifer, 24 bit max */
78 1.1 gwr #define XDC_ADDRMOD32 0x0d /* 32 bit version above */
79 1.1 gwr
80 1.1 gwr /*
81 1.1 gwr * xdc_csr
82 1.1 gwr */
83 1.1 gwr
84 1.1 gwr #define XDC_RMAINTMD 0x80 /* reserved maintenance mode (write) */
85 1.1 gwr #define XDC_BUSY 0x80 /* busy (read) */
86 1.1 gwr #define XDC_F_ERROR 0x40 /* fatal error (read) */
87 1.1 gwr #define XDC_MAINTMOD 0x20 /* maintenance mode (read/write) */
88 1.1 gwr #define XDC_RESET 0x08 /* soft reset (read/write) */
89 1.1 gwr #define XDC_ADDIOPB 0x04 /* add iopb/add pending (write) */
90 1.1 gwr #define XDC_ADDING 0x04 /* iopb add is pending (read) */
91 1.1 gwr #define XDC_CLRRIO 0x02 /* clear RIO (remove iopb) request (write) */
92 1.1 gwr #define XDC_REMIOPB 0x02 /* remove iopb (read) */
93 1.1 gwr #define XDC_RBUSYSEM 0x01 /* register busy semaphore (read/write) */
94 1.1 gwr
95 1.1 gwr /*
96 1.1 gwr * Input/Output Parameter Block (iopb)
97 1.1 gwr *
98 1.1 gwr * all controller commands are done via iopb's. to start a command you
99 1.1 gwr * must do this:
100 1.1 gwr * [1] allocate space in DVMA space for the iopb
101 1.1 gwr * [2] fill out all the fields of the iopb
102 1.1 gwr * [3] check to see if controller can accept an iopb (XDC_ADDING bit clear)
103 1.1 gwr * [4] put the DVMA address of the iopb in the xdc registers (in vme space)
104 1.1 gwr * [5] set the XDC_ADDIOPB bit in the xdc csr
105 1.1 gwr * [6] <command started>
106 1.1 gwr *
107 1.1 gwr * when the controller is done with a command it may interrupt (if you
108 1.1 gwr * ask it to) and it will set the XDC_REMIOPB bit in the csr. the address
109 1.1 gwr * of the finished iopb will be in the xdc registers. after that is
110 1.1 gwr * read, set the XDC_CLRRIO to clear the iopb out of memory.
111 1.1 gwr *
112 1.1 gwr * the format of the iopb is described in section 4 of the manual.
113 1.1 gwr */
114 1.1 gwr
115 1.1 gwr struct xd_iopb {
116 1.1 gwr /* section 4.1.1: byte 0 */
117 1.1 gwr volatile u_char errs:1; /* error summary bit, only valid if
118 1.1 gwr "done" is set. must clear "done"
119 1.1 gwr and "errs" bits before starting an
120 1.1 gwr operation */
121 1.1 gwr volatile u_char done:1; /* "done" bit */
122 1.1 gwr volatile u_char chen:1; /* chain enable, "next iopb" is valid,
123 1.1 gwr note xd returns one iopb at a time */
124 1.1 gwr volatile u_char sgm:1; /* scatter/gather mode */
125 1.1 gwr volatile u_char comm:4; /* command number (see table 4-2) */
126 1.1 gwr #define XDCMD_NOP 0x0 /* no-op */
127 1.1 gwr #define XDCMD_WR 0x1 /* write */
128 1.1 gwr #define XDCMD_RD 0x2 /* read */
129 1.1 gwr #define XDCMD_SK 0x3 /* seek */
130 1.1 gwr #define XDCMD_RST 0x4 /* drive reset */
131 1.1 gwr #define XDCMD_WRP 0x5 /* write params */
132 1.1 gwr #define XDCMD_RDP 0x6 /* read params */
133 1.1 gwr #define XDCMD_XWR 0x7 /* extended write */
134 1.1 gwr #define XDCMD_XRD 0x8 /* extended read */
135 1.1 gwr #define XDCMD_TST 0x9 /* diagnostic tests */
136 1.1 gwr /* 0xa to 0xf are reserved */
137 1.1 gwr /* section 4.1.2: byte 1 */
138 1.1 gwr volatile u_char errno; /* status byte 1 (non-zero if error) */
139 1.1 gwr /* section 4.1.3: byte 2 */
140 1.1 gwr volatile u_char status; /* status byte 2 (see below) */
141 1.1 gwr #define XDST_SR 0x40 /* slipped revolution */
142 1.1 gwr #define XDST_CSE 0x20 /* count sectors executed */
143 1.1 gwr #define XDST_WRPT 0x10 /* write protected drive */
144 1.1 gwr #define XDST_DFLT 0x08 /* disk fault */
145 1.1 gwr #define XDST_SKER 0x04 /* seek error: >max, or timeout */
146 1.1 gwr #define XDST_ONCL 0x02 /* on-cylinder */
147 1.1 gwr #define XDST_DRDY 0x01 /* drive is ready! */
148 1.1 gwr /* section 4.1.4: byte 3 */
149 1.1 gwr volatile u_char istat; /* internal status: reserved for xylogics */
150 1.1 gwr /* section 4.1.5: byte 4 */
151 1.1 gwr volatile u_char subfun; /* sub-function of command (see below) */
152 1.1 gwr #define XDFUN_R 0x00 /* XDCMD_SK: report current addr */
153 1.1 gwr #define XDFUN_SR 0x01 /* XDCMD_SK: seek and report addr */
154 1.1 gwr #define XDFUN_SRI 0x02 /* XDCMD_SK: start seek, report comp imm */
155 1.1 gwr #define XDFUN_CTL 0x00 /* XDCMD_{WRP,RDP}: controller params */
156 1.1 gwr #define XDFUN_DRV 0x80 /* XDCMD_{WRP,RDP}: drive params */
157 1.1 gwr #define XDFUN_FMT 0x81 /* XDCMD_{WRP,RDP}: format params,XWR form.*/
158 1.1 gwr #define XDFUN_STX 0xa0 /* XDCMD_RDP: read drive status extended */
159 1.1 gwr #define XDFUN_THD 0x80 /* XDCMD_{XWR,XRD}: track headers */
160 1.1 gwr #define XDFUN_VFY 0x81 /* XDCMD_XRD: verify data */
161 1.1 gwr #define XDFUN_HDR 0x82 /* XDCMD_{XWR,XRD}: header, verify,data, ecc*/
162 1.1 gwr #define XDFUN_DM 0xa0 /* XDCMD_{XWR,XRD}: defect map */
163 1.1 gwr #define XDFUN_DMX 0xa1 /* XDCMD_{XWR,XRD}: defect map extended */
164 1.1 gwr /* section 4.1.6: byte 5 */
165 1.5 wiz volatile u_char fixd:1; /* fixed media (vs removable) */
166 1.1 gwr volatile u_char reserved1:4; /* reserved */
167 1.1 gwr volatile u_char unit:3; /* unit number */
168 1.1 gwr /* note: 6 to 13 are overloaded (see below) */
169 1.1 gwr /* section 4.1.7: byte 6 */
170 1.1 gwr volatile u_char lll:5; /* linked list length */
171 1.1 gwr volatile u_char intl:3; /* interrupt level */
172 1.1 gwr /* section 4.1.8: byte 7 */
173 1.1 gwr volatile u_char intr_vec; /* interrupt vector */
174 1.1 gwr /* section 4.1.9: bytes 8 and 9 */
175 1.1 gwr volatile u_short sectcnt; /* sector count (# to xfer) */
176 1.1 gwr /* section 4.1.10: byte a and b */
177 1.1 gwr volatile u_short cylno; /* cylinder number */
178 1.1 gwr /* section 4.1.11: byte c */
179 1.1 gwr volatile u_char headno; /* head number */
180 1.1 gwr /* section 4.1.12: byte d */
181 1.1 gwr volatile u_char sectno; /* sector number */
182 1.1 gwr /* section 4.1.13: byte e */
183 1.1 gwr volatile u_char addrmod; /* addr modifier (bits 7,6 must be zero) */
184 1.1 gwr /* section 4.1.14: byte f */
185 1.1 gwr volatile u_char naddrmod; /* next (in chain) address iobp ad. modifer */
186 1.1 gwr /* section 4.1.15: bytes 0x10 to 0x13 */
187 1.1 gwr volatile u_long daddr; /* DMA data address */
188 1.1 gwr /* section 4.1.16: bytes 0x14 to 0x17 */
189 1.1 gwr volatile u_long nextiopb; /* next iopb (in chain) address */
190 1.1 gwr /* section 4.1.17: bytes 0x18, 0x19 */
191 1.1 gwr volatile u_short cksum; /* iopb checksum */
192 1.1 gwr /* section 4.1.18: bytes 0x1a, 0x1b */
193 1.1 gwr volatile u_short eccpattern; /* ECC pattern word (ecc mode 0) */
194 1.1 gwr /* section 4.1.19: bytes 0x1c, 0x1d */
195 1.1 gwr volatile u_short eccoffword; /* ECC offset word (ecc mode 0) */
196 1.1 gwr };
197 1.1 gwr
198 1.1 gwr /*
199 1.1 gwr * some commands overload bytes 6 to 0x13 of the iopb with different meanings.
200 1.1 gwr * these commands include:
201 1.1 gwr * section 4.2: controller parameters
202 1.1 gwr * section 4.3: drive parameters
203 1.1 gwr * sectino 4.4: format parameters
204 1.1 gwr *
205 1.1 gwr * note that the commands that overload the iopb are not part of the
206 1.1 gwr * "critical data path" of the driver. so, we handle them by defining
207 1.1 gwr * alternate iopb structures for these commands... it only costs us an
208 1.1 gwr * extra pointer.
209 1.1 gwr */
210 1.1 gwr
211 1.1 gwr /*
212 1.1 gwr * controller parameters iopb: redefines bytes: 8 -> 0xe, 0x10 -> 0x13
213 1.1 gwr */
214 1.1 gwr
215 1.1 gwr struct xd_iopb_ctrl {
216 1.1 gwr volatile u_char same[8]; /* same as xd_iopb */
217 1.1 gwr /* section 4.2.1: byte 8 */
218 1.1 gwr volatile u_char param_a; /* param A (see below) */
219 1.1 gwr #define XDPA_AUD 0x80 /* auto-update iopb fields when cmd done */
220 1.1 gwr #define XDPA_TMOD 0x40 /* long-word transfer mode (vs word) */
221 1.1 gwr #define XDPA_DACF 0x20 /* ignore vme ACFAIL signal */
222 1.1 gwr #define XDPA_ICS 0x10 /* checksum check (adds 100usec per xfer) */
223 1.1 gwr #define XDPA_EDT 0x08 /* enable on-board DMA timeout timer */
224 1.1 gwr #define XDPA_NPRM 0x04 /* enable VME non-priv request mode */
225 1.1 gwr /* rest must be zero */
226 1.1 gwr /* section 4.2.2: byte 9 */
227 1.1 gwr volatile u_char param_b; /* param B (see below) */
228 1.1 gwr #define XDPB_TDT 0xc0 /* throttle dead time (see 8.11, below) */
229 1.1 gwr #define XDPB_ROR 0x10 /* release on request */
230 1.1 gwr #define XDPB_DRA 0x01 /* disable read ahead */
231 1.1 gwr /* TDT values: */
232 1.1 gwr #define XDPB_TDT_0USEC 0x00 /* no TDT */
233 1.1 gwr #define XDPB_TDT_3_2USEC 0x40 /* 3.2 usec */
234 1.1 gwr #define XDPB_TDT_6_4USEC 0x80 /* 6.4 usec */
235 1.1 gwr #define XDPB_TDT_12_8USEC 0xc0 /* 12.8 usec */
236 1.1 gwr /* section 4.2.3: byte a */
237 1.1 gwr volatile u_char param_c; /* param C (see below) */
238 1.1 gwr #define XDPC_OVS 0x80 /* over-lapped seek */
239 1.1 gwr #define XDPC_COP 0x40 /* command optimiziation (elevator alg.) */
240 1.1 gwr #define XDPC_ASR 0x10 /* auto-seek retry */
241 1.1 gwr #define XDPC_RBC 0x04 /* retry before correction if ECC error */
242 1.1 gwr #define XDPC_ECCM 0x03 /* ECC mode (0, 1, and 2) */
243 1.1 gwr #define XDPC_ECC0 0x00 /* ECC mode 0 */
244 1.1 gwr #define XDPC_ECC1 0x01 /* ECC mode 1 */
245 1.1 gwr #define XDPC_ECC2 0x02 /* ECC mode 2 */
246 1.1 gwr /* section 4.2.4: byte b */
247 1.4 wiz volatile u_char throttle; /* max DMA xfers per master (0==256) */
248 1.1 gwr /* section 4.2.5: byte c */
249 1.1 gwr volatile u_char eprom_lvl; /* EPROM release level */
250 1.1 gwr volatile u_char delay; /* delay (see note below) */
251 1.1 gwr /* section 4.2.6: byte e */
252 1.1 gwr volatile u_char ctype; /* controller type */
253 1.1 gwr #define XDCT_753 0x53 /* xylogic 753/7053 */
254 1.1 gwr volatile u_char same2; /* byte f: same as xd_iopb */
255 1.1 gwr /* section 4.2.7: byte 0x10, 0x11 */
256 1.1 gwr volatile u_short eprom_partno; /* eprom part number */
257 1.1 gwr /* section 4.2.8: byte 12 */
258 1.1 gwr volatile u_char eprom_rev; /* eprom revision number */
259 1.1 gwr };
260 1.1 gwr
261 1.1 gwr /*
262 1.1 gwr * Note on byte 0xd ("delay"): This byte is not documented in the
263 1.1 gwr * Xylogics manual. However, I contacted Xylogics and found out what
264 1.1 gwr * it does. The controller sorts read commands into groups of
265 1.1 gwr * contiguous sectors. After it processes a group of contiguous
266 1.1 gwr * sectors rather than immediately going on to the next group of
267 1.1 gwr * contiguous sectors, the controller can delay for a certain amount
268 1.1 gwr * of time in hopes of getting another cluster of reads in the same
269 1.1 gwr * area of the disk (thus avoiding a long seek). Byte 0xd controls
270 1.1 gwr * how long it waits before giving up and going on and doing the next
271 1.1 gwr * contiguous cluster.
272 1.1 gwr *
273 1.1 gwr * it is unclear what unit the delay is in, but it looks like sun
274 1.1 gwr * uses the value "20" for sun3's, and "0" for sparc, except for the
275 1.1 gwr * 4/300 (where it is "4"). [see /sys/sundev/xd_conf.c on any 4.1.3
276 1.1 gwr * machine for how sun configures its controller...]
277 1.1 gwr */
278 1.1 gwr
279 1.1 gwr #define XDC_DELAY_SUN3 20
280 1.1 gwr #define XDC_DELAY_4_300 4
281 1.1 gwr #define XDC_DELAY_SPARC 0
282 1.1 gwr
283 1.1 gwr /*
284 1.1 gwr * drive parameters iopb: redefines bytes: 6, 8, 9, a, b, c, d, e
285 1.1 gwr */
286 1.1 gwr
287 1.1 gwr struct xd_iopb_drive {
288 1.1 gwr volatile u_char same[6]; /* same as xd_iopb */
289 1.1 gwr /* section 4.3.1: byte 6 */
290 1.1 gwr volatile u_char dparam_ipl; /* drive params | interrupt level */
291 1.1 gwr #define XDDP_EC32 0x10 /* 32 bit ECC mode */
292 1.1 gwr volatile u_char same1; /* byte 7: same */
293 1.1 gwr /* section 4.3.2: byte 8 */
294 1.1 gwr volatile u_char maxsect; /* max sector/last head (<= byte d) */
295 1.1 gwr /* section 4.3.3: byte 9 */
296 1.1 gwr volatile u_char headoff; /* head offset */
297 1.1 gwr /* section 4.3.4: bytes 0xa, 0xb */
298 1.1 gwr volatile u_short maxcyl; /* max cyl (zero based!) */
299 1.1 gwr /* section 4.3.5: byte 0xc */
300 1.1 gwr volatile u_char maxhead; /* max head (zero based!) */
301 1.1 gwr /* section 4.3.6: byte 0xd */
302 1.1 gwr volatile u_char maxsector; /* max sector of disk (zero based!) */
303 1.1 gwr /* section 4.3.7: byte 0xe */
304 1.1 gwr volatile u_char sectpertrk; /* sectors per track, not zero base, no runt*/
305 1.1 gwr };
306 1.1 gwr
307 1.1 gwr /*
308 1.1 gwr * format parameters iopb: redefines bytes: 6, 8, 9, a, b, c, d, 0x10, 0x11
309 1.1 gwr */
310 1.1 gwr
311 1.1 gwr struct xd_iopb_format {
312 1.1 gwr volatile u_char same[6]; /* smae as xd_iopb */
313 1.1 gwr /* section 4.4.1: byte 6 */
314 1.3 wiz volatile u_char interleave_ipl;/* (interleave << 4) | interrupt level */
315 1.1 gwr /* interleave ratio 1:1 to 16:1 */
316 1.1 gwr volatile u_char same1; /* byte 7: same */
317 1.1 gwr /* section 4.4.2: byte 8 */
318 1.1 gwr volatile u_char field1; /* >= 1, xylogic says should be 1 */
319 1.1 gwr #define XDFM_FIELD1 0x01 /* xylogic value */
320 1.1 gwr /* section 4.4.3: byte 9 */
321 1.1 gwr volatile u_char field2; /* >0, field1+field2 <= 255 */
322 1.1 gwr #define XDFM_FIELD2 0x0a /* xylogic value */
323 1.1 gwr /* section 4.4.4: byte a */
324 1.1 gwr volatile u_char field3; /* >= field1+field2 */
325 1.1 gwr #define XDFM_FIELD3 0x1b /* xylogic value */
326 1.1 gwr /* section 4.4.5: byte b */
327 1.1 gwr volatile u_char field4; /* field4 */
328 1.1 gwr #define XDFM_FIELD4 0x14 /* xylogic value */
329 1.1 gwr /* section 4.4.6: bytes 0xc, 0xd */
330 1.1 gwr volatile u_short bytespersec; /* bytes per sector */
331 1.1 gwr #define XDFM_BPS 0x200 /* must be 512! */
332 1.1 gwr volatile u_char same2[2]; /* bytes e, f */
333 1.1 gwr /* section 4.4.7: byte 0x10 */
334 1.1 gwr volatile u_char field6; /* field 6 */
335 1.1 gwr #define XDFM_FIELD6 0x0a /* xylogic value */
336 1.1 gwr /* section 4.4.8: byte 0x11 */
337 1.1 gwr volatile u_char field7; /* field 7, >= 1 */
338 1.1 gwr #define XDFM_FIELD7 0x03 /* xylogic value */
339 1.1 gwr };
340 1.1 gwr
341 1.1 gwr
342 1.1 gwr /*
343 1.1 gwr * errors: errors come from either the fatal error register or the
344 1.1 gwr * iopb
345 1.1 gwr */
346 1.1 gwr
347 1.1 gwr #define XD_ERA_MASK 0xf0 /* error action mask */
348 1.1 gwr #define XD_ERA_PROG 0x10 /* program error */
349 1.1 gwr #define XD_ERA_PRG2 0x20 /* program error */
350 1.1 gwr #define XD_ERA_SOFT 0x30 /* soft error: we recovered */
351 1.1 gwr #define XD_ERA_HARD 0x40 /* hard error: retry */
352 1.1 gwr #define XD_ERA_RSET 0x60 /* hard error: reset, then retry */
353 1.1 gwr #define XD_ERA_WPRO 0x90 /* write protected */
354 1.1 gwr
355 1.1 gwr /* software error codes */
356 1.1 gwr #define XD_ERR_FAIL 0xff /* general total failure */
357 1.1 gwr /* no error */
358 1.1 gwr #define XD_ERR_AOK 0x00 /* success */
359 1.1 gwr /* non-retryable programming error */
360 1.1 gwr #define XD_ERR_ICYL 0x10 /* illegal cyl */
361 1.1 gwr #define XD_ERR_IHD 0x11 /* illegal head */
362 1.1 gwr #define XD_ERR_ISEC 0x12 /* illegal sector */
363 1.1 gwr #define XD_ERR_CZER 0x13 /* count zero */
364 1.1 gwr #define XD_ERR_UIMP 0x14 /* unknown command */
365 1.1 gwr #define XD_ERR_IF1 0x15 /* illegal field 1 */
366 1.1 gwr #define XD_ERR_IF2 0x16 /* illegal field 2 */
367 1.1 gwr #define XD_ERR_IF3 0x17 /* illegal field 3 */
368 1.1 gwr #define XD_ERR_IF4 0x18 /* illegal field 4 */
369 1.1 gwr #define XD_ERR_IF5 0x19 /* illegal field 5 */
370 1.1 gwr #define XD_ERR_IF6 0x1a /* illegal field 6 */
371 1.1 gwr #define XD_ERR_IF7 0x1b /* illegal field 7 */
372 1.1 gwr #define XD_ERR_ISG 0x1c /* illegal scatter/gather */
373 1.1 gwr #define XD_ERR_ISPT 0x1d /* not enough sectors per track */
374 1.1 gwr #define XD_ERR_ALGN 0x1e /* next iopb allignment error */
375 1.1 gwr #define XD_ERR_SGAL 0x1f /* scatter gather address alignment error */
376 1.1 gwr #define XD_ERR_SGEC 0x20 /* scatter gather with auto ECC */
377 1.1 gwr /* successfully recovered soft errors */
378 1.1 gwr #define XD_ERR_SECC 0x30 /* soft ecc corrected */
379 1.1 gwr #define XD_ERR_SIGN 0x31 /* ecc ignored */
380 1.1 gwr #define XD_ERR_ASEK 0x32 /* auto-seek retry recovered */
381 1.1 gwr #define XD_ERR_RTRY 0x33 /* soft retry recovered */
382 1.1 gwr /* hard errors: please retry */
383 1.1 gwr #define XD_ERR_HECC 0x40 /* hard data ECC */
384 1.1 gwr #define XD_ERR_NHDR 0x41 /* header not found */
385 1.1 gwr #define XD_ERR_NRDY 0x42 /* drive not ready */
386 1.1 gwr #define XD_ERR_TOUT 0x43 /* timeout */
387 1.1 gwr #define XD_ERR_VTIM 0x44 /* VME DMA timeout */
388 1.1 gwr #define XD_ERR_DSEQ 0x45 /* disk sequencer error */
389 1.1 gwr #define XD_ERR_HDEC 0x48 /* header ECC error */
390 1.1 gwr #define XD_ERR_RVFY 0x49 /* ready verify */
391 1.1 gwr #define XD_ERR_VFER 0x4a /* fatal VME DMA error */
392 1.1 gwr #define XD_ERR_VBUS 0x4b /* VME bus error */
393 1.1 gwr /* hard error: reset and retry */
394 1.1 gwr #define XD_ERR_DFLT 0x60 /* drive fault */
395 1.1 gwr #define XD_ERR_HECY 0x61 /* header error/cyl */
396 1.1 gwr #define XD_ERR_HEHD 0x62 /* header error/head */
397 1.1 gwr #define XD_ERR_NOCY 0x63 /* not on cylinder */
398 1.1 gwr #define XD_ERR_SEEK 0x64 /* seek error */
399 1.1 gwr /* fatal hardware error */
400 1.1 gwr #define XD_ERR_ILSS 0x70 /* illegal sector size */
401 1.1 gwr /* misc */
402 1.1 gwr #define XD_ERR_SEC 0x80 /* soft ecc */
403 1.1 gwr /* requires manual intervention */
404 1.1 gwr #define XD_ERR_WPER 0x90 /* write protected */
405 1.1 gwr /* FATAL errors */
406 1.1 gwr #define XD_ERR_IRAM 0xe1 /* IRAM self test failed */
407 1.1 gwr #define XD_ERR_MT3 0xe3 /* maint test 3 failed (DSKCEL RAM) */
408 1.1 gwr #define XD_ERR_MT4 0xe4 /* maint test 4 failed (Header shift reg) */
409 1.1 gwr #define XD_ERR_MT5 0xe5 /* maint test 5 failed (VMEDMA regs) */
410 1.1 gwr #define XD_ERR_MT6 0xe6 /* maint test 6 failed (REGCEL chip) */
411 1.1 gwr #define XD_ERR_MT7 0xe7 /* maint test 7 failed (buff. parity) */
412 1.1 gwr #define XD_ERR_MT8 0xe8 /* maint test 8 failed (fifo) */
413 1.1 gwr #define XD_ERR_IOCK 0xf0 /* iopb checksume miscompare */
414 1.4 wiz #define XD_ERR_IODM 0xf1 /* iopb DMA fatal */
415 1.1 gwr #define XD_ERR_IOAL 0xf2 /* iopb allignment error */
416 1.1 gwr #define XD_ERR_FIRM 0xf3 /* firmware error n*/
417 1.1 gwr #define XD_ERR_MMOD 0xf5 /* illegal maint mode test number */
418 1.1 gwr #define XD_ERR_ACFL 0xf6 /* ACFAIL asserted */
419