zs.c revision 1.50 1 1.50 gwr /* $NetBSD: zs.c,v 1.50 1997/10/06 21:04:21 gwr Exp $ */
2 1.10 cgd
3 1.42 gwr /*-
4 1.42 gwr * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.31 gwr * All rights reserved.
6 1.1 glass *
7 1.42 gwr * This code is derived from software contributed to The NetBSD Foundation
8 1.42 gwr * by Gordon W. Ross.
9 1.42 gwr *
10 1.1 glass * Redistribution and use in source and binary forms, with or without
11 1.1 glass * modification, are permitted provided that the following conditions
12 1.1 glass * are met:
13 1.1 glass * 1. Redistributions of source code must retain the above copyright
14 1.1 glass * notice, this list of conditions and the following disclaimer.
15 1.1 glass * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 glass * notice, this list of conditions and the following disclaimer in the
17 1.1 glass * documentation and/or other materials provided with the distribution.
18 1.42 gwr * 3. All advertising materials mentioning features or use of this software
19 1.1 glass * must display the following acknowledgement:
20 1.42 gwr * This product includes software developed by the NetBSD
21 1.42 gwr * Foundation, Inc. and its contributors.
22 1.42 gwr * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.42 gwr * contributors may be used to endorse or promote products derived
24 1.42 gwr * from this software without specific prior written permission.
25 1.1 glass *
26 1.42 gwr * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.42 gwr * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.42 gwr * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.44 gwr * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.44 gwr * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.42 gwr * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.42 gwr * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.42 gwr * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.42 gwr * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.42 gwr * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.42 gwr * POSSIBILITY OF SUCH DAMAGE.
37 1.1 glass */
38 1.1 glass
39 1.1 glass /*
40 1.31 gwr * Zilog Z8530 Dual UART driver (machine-dependent part)
41 1.1 glass *
42 1.31 gwr * Runs two serial lines per chip using slave drivers.
43 1.31 gwr * Plain tty/async lines use the zs_async slave.
44 1.31 gwr * Sun keyboard/mouse uses the zs_kbd/zs_ms slaves.
45 1.1 glass */
46 1.1 glass
47 1.5 gwr #include <sys/param.h>
48 1.1 glass #include <sys/systm.h>
49 1.43 gwr #include <sys/conf.h>
50 1.1 glass #include <sys/device.h>
51 1.1 glass #include <sys/file.h>
52 1.1 glass #include <sys/ioctl.h>
53 1.43 gwr #include <sys/kernel.h>
54 1.43 gwr #include <sys/proc.h>
55 1.1 glass #include <sys/tty.h>
56 1.1 glass #include <sys/time.h>
57 1.1 glass #include <sys/syslog.h>
58 1.1 glass
59 1.1 glass #include <machine/autoconf.h>
60 1.1 glass #include <machine/cpu.h>
61 1.1 glass #include <machine/obio.h>
62 1.47 gwr #include <machine/machdep.h>
63 1.3 gwr #include <machine/mon.h>
64 1.49 gwr #include <machine/z8530var.h>
65 1.49 gwr
66 1.49 gwr #include <dev/cons.h>
67 1.49 gwr #include <dev/ic/z8530reg.h>
68 1.1 glass
69 1.44 gwr #include <sun3/dev/zs_cons.h>
70 1.50 gwr
71 1.50 gwr #include "kbd.h" /* NKBD */
72 1.50 gwr #include "zsc.h" /* NZSC */
73 1.50 gwr #define NZS NZSC
74 1.50 gwr
75 1.50 gwr /* Make life easier for the initialized arrays here. */
76 1.50 gwr #if NZS < 2
77 1.50 gwr #undef NZS
78 1.50 gwr #define NZS 2
79 1.50 gwr #endif
80 1.47 gwr
81 1.47 gwr extern void Debugger __P((void));
82 1.43 gwr
83 1.16 gwr /*
84 1.43 gwr * Some warts needed by z8530tty.c -
85 1.43 gwr * The default parity REALLY needs to be the same as the PROM uses,
86 1.43 gwr * or you can not see messages done with printf during boot-up...
87 1.43 gwr */
88 1.43 gwr int zs_def_cflag = (CREAD | CS8 | HUPCL);
89 1.43 gwr int zs_major = 12;
90 1.1 glass
91 1.43 gwr /*
92 1.43 gwr * The Sun3 provides a 4.9152 MHz clock to the ZS chips.
93 1.43 gwr */
94 1.2 glass #define PCLK (9600 * 512) /* PCLK pin input clock rate */
95 1.2 glass
96 1.2 glass /*
97 1.22 gwr * Define interrupt levels.
98 1.2 glass */
99 1.2 glass #define ZSHARD_PRI 6 /* Wired on the CPU board... */
100 1.22 gwr #define ZSSOFT_PRI 3 /* Want tty pri (4) but this is OK. */
101 1.1 glass
102 1.33 gwr #define ZS_DELAY() delay(2)
103 1.31 gwr
104 1.31 gwr /* The layout of this is hardware-dependent (padding, order). */
105 1.31 gwr struct zschan {
106 1.31 gwr volatile u_char zc_csr; /* ctrl,status, and indirect access */
107 1.31 gwr u_char zc_xxx0;
108 1.31 gwr volatile u_char zc_data; /* data */
109 1.31 gwr u_char zc_xxx1;
110 1.31 gwr };
111 1.31 gwr struct zsdevice {
112 1.31 gwr /* Yes, they are backwards. */
113 1.31 gwr struct zschan zs_chan_b;
114 1.31 gwr struct zschan zs_chan_a;
115 1.1 glass };
116 1.1 glass
117 1.1 glass
118 1.31 gwr /* Default OBIO addresses. */
119 1.50 gwr static int zs_physaddr[NZS] = {
120 1.44 gwr OBIO_ZS_KBD_MS,
121 1.44 gwr OBIO_ZS_TTY_AB };
122 1.43 gwr
123 1.31 gwr /* Saved PROM mappings */
124 1.50 gwr static struct zsdevice *zsaddr[NZS];
125 1.43 gwr
126 1.31 gwr /* Flags from cninit() */
127 1.50 gwr static int zs_hwflags[NZS][2];
128 1.43 gwr
129 1.31 gwr /* Default speed for each channel */
130 1.50 gwr static int zs_defspeed[NZS][2] = {
131 1.31 gwr { 1200, /* keyboard */
132 1.31 gwr 1200 }, /* mouse */
133 1.31 gwr { 9600, /* ttya */
134 1.31 gwr 9600 }, /* ttyb */
135 1.31 gwr };
136 1.13 gwr
137 1.43 gwr static u_char zs_init_reg[16] = {
138 1.43 gwr 0, /* 0: CMD (reset, etc.) */
139 1.43 gwr 0, /* 1: No interrupts yet. */
140 1.43 gwr 0x18 + ZSHARD_PRI, /* IVECT */
141 1.43 gwr ZSWR3_RX_8 | ZSWR3_RX_ENABLE,
142 1.43 gwr ZSWR4_CLK_X16 | ZSWR4_ONESB | ZSWR4_EVENP,
143 1.43 gwr ZSWR5_TX_8 | ZSWR5_TX_ENABLE,
144 1.43 gwr 0, /* 6: TXSYNC/SYNCLO */
145 1.43 gwr 0, /* 7: RXSYNC/SYNCHI */
146 1.43 gwr 0, /* 8: alias for data port */
147 1.43 gwr ZSWR9_MASTER_IE,
148 1.43 gwr 0, /*10: Misc. TX/RX control bits */
149 1.43 gwr ZSWR11_TXCLK_BAUD | ZSWR11_RXCLK_BAUD,
150 1.43 gwr 14, /*12: BAUDLO (default=9600) */
151 1.43 gwr 0, /*13: BAUDHI (default=9600) */
152 1.43 gwr ZSWR14_BAUD_ENA | ZSWR14_BAUD_FROM_PCLK,
153 1.43 gwr ZSWR15_BREAK_IE | ZSWR15_DCD_IE,
154 1.43 gwr };
155 1.43 gwr
156 1.1 glass
157 1.31 gwr /* Find PROM mappings (for console support). */
158 1.43 gwr void
159 1.43 gwr zs_init()
160 1.31 gwr {
161 1.31 gwr int i;
162 1.1 glass
163 1.50 gwr for (i = 0; i < NZS; i++) {
164 1.31 gwr zsaddr[i] = (struct zsdevice *)
165 1.44 gwr obio_find_mapping(zs_physaddr[i], sizeof(struct zschan));
166 1.31 gwr }
167 1.43 gwr }
168 1.13 gwr
169 1.47 gwr struct zschan *
170 1.50 gwr zs_get_chan_addr(zs_unit, channel)
171 1.50 gwr int zs_unit, channel;
172 1.31 gwr {
173 1.31 gwr struct zsdevice *addr;
174 1.31 gwr struct zschan *zc;
175 1.31 gwr
176 1.50 gwr if (zs_unit >= NZS)
177 1.31 gwr return NULL;
178 1.50 gwr addr = zsaddr[zs_unit];
179 1.31 gwr if (addr == NULL)
180 1.31 gwr return NULL;
181 1.31 gwr if (channel == 0) {
182 1.31 gwr zc = &addr->zs_chan_a;
183 1.31 gwr } else {
184 1.31 gwr zc = &addr->zs_chan_b;
185 1.31 gwr }
186 1.31 gwr return (zc);
187 1.31 gwr }
188 1.13 gwr
189 1.18 gwr
190 1.31 gwr /****************************************************************
191 1.31 gwr * Autoconfig
192 1.31 gwr ****************************************************************/
193 1.31 gwr
194 1.31 gwr /* Definition of the driver for autoconfig. */
195 1.50 gwr static int zs_match __P((struct device *, struct cfdata *, void *));
196 1.50 gwr static void zs_attach __P((struct device *, struct device *, void *));
197 1.50 gwr static int zs_print __P((void *, const char *name));
198 1.31 gwr
199 1.34 thorpej struct cfattach zsc_ca = {
200 1.50 gwr sizeof(struct zsc_softc), zs_match, zs_attach
201 1.34 thorpej };
202 1.34 thorpej
203 1.34 thorpej struct cfdriver zsc_cd = {
204 1.34 thorpej NULL, "zsc", DV_DULL
205 1.31 gwr };
206 1.31 gwr
207 1.43 gwr static int zshard __P((void *));
208 1.43 gwr static int zssoft __P((void *));
209 1.43 gwr static int zs_get_speed __P((struct zs_chanstate *));
210 1.31 gwr
211 1.9 gwr
212 1.1 glass /*
213 1.31 gwr * Is the zs chip present?
214 1.1 glass */
215 1.1 glass static int
216 1.50 gwr zs_match(parent, cf, aux)
217 1.31 gwr struct device *parent;
218 1.43 gwr struct cfdata *cf;
219 1.43 gwr void *aux;
220 1.1 glass {
221 1.31 gwr struct confargs *ca = aux;
222 1.50 gwr int unit = cf->cf_unit;
223 1.35 gwr void *va;
224 1.13 gwr
225 1.35 gwr /*
226 1.43 gwr * This driver only supports its wired-in mappings,
227 1.43 gwr * because the console support depends on those.
228 1.35 gwr */
229 1.43 gwr if (ca->ca_paddr != zs_physaddr[unit])
230 1.35 gwr return (0);
231 1.35 gwr
232 1.31 gwr /* Make sure zs_init() found mappings. */
233 1.35 gwr va = zsaddr[unit];
234 1.35 gwr if (va == NULL)
235 1.21 gwr return (0);
236 1.21 gwr
237 1.21 gwr /* This returns -1 on a fault (bus error). */
238 1.43 gwr if (peek_byte(va) == -1)
239 1.43 gwr return (0);
240 1.43 gwr
241 1.43 gwr /* Default interrupt priority (always splbio==2) */
242 1.43 gwr if (ca->ca_intpri == -1)
243 1.43 gwr ca->ca_intpri = ZSHARD_PRI;
244 1.43 gwr
245 1.43 gwr return (1);
246 1.1 glass }
247 1.1 glass
248 1.1 glass /*
249 1.1 glass * Attach a found zs.
250 1.1 glass *
251 1.31 gwr * Match slave number to zs unit number, so that misconfiguration will
252 1.31 gwr * not set up the keyboard as ttya, etc.
253 1.1 glass */
254 1.1 glass static void
255 1.50 gwr zs_attach(parent, self, aux)
256 1.31 gwr struct device *parent;
257 1.31 gwr struct device *self;
258 1.31 gwr void *aux;
259 1.31 gwr {
260 1.31 gwr struct zsc_softc *zsc = (void *) self;
261 1.31 gwr struct confargs *ca = aux;
262 1.31 gwr struct zsc_attach_args zsc_args;
263 1.31 gwr volatile struct zschan *zc;
264 1.31 gwr struct zs_chanstate *cs;
265 1.50 gwr int s, zs_unit, channel;
266 1.50 gwr static int didintr;
267 1.2 glass
268 1.50 gwr zs_unit = zsc->zsc_dev.dv_unit;
269 1.13 gwr
270 1.43 gwr printf(": (softpri %d)\n", ZSSOFT_PRI);
271 1.1 glass
272 1.31 gwr /* Use the mapping setup by the Sun PROM. */
273 1.50 gwr if (zsaddr[zs_unit] == NULL)
274 1.50 gwr panic("zs_attach: zs%d not mapped\n", zs_unit);
275 1.31 gwr
276 1.31 gwr /*
277 1.31 gwr * Initialize software state for each channel.
278 1.31 gwr */
279 1.31 gwr for (channel = 0; channel < 2; channel++) {
280 1.43 gwr zsc_args.channel = channel;
281 1.50 gwr zsc_args.hwflags = zs_hwflags[zs_unit][channel];
282 1.43 gwr cs = &zsc->zsc_cs_store[channel];
283 1.43 gwr zsc->zsc_cs[channel] = cs;
284 1.1 glass
285 1.31 gwr cs->cs_channel = channel;
286 1.31 gwr cs->cs_private = NULL;
287 1.31 gwr cs->cs_ops = &zsops_null;
288 1.37 gwr cs->cs_brg_clk = PCLK / 16;
289 1.31 gwr
290 1.50 gwr zc = zs_get_chan_addr(zs_unit, channel);
291 1.43 gwr cs->cs_reg_csr = &zc->zc_csr;
292 1.43 gwr cs->cs_reg_data = &zc->zc_data;
293 1.2 glass
294 1.31 gwr bcopy(zs_init_reg, cs->cs_creg, 16);
295 1.31 gwr bcopy(zs_init_reg, cs->cs_preg, 16);
296 1.15 gwr
297 1.43 gwr /* XXX: Get these from the EEPROM instead? */
298 1.43 gwr /* XXX: See the mvme167 code. Better. */
299 1.43 gwr if (zsc_args.hwflags & ZS_HWFLAG_CONSOLE)
300 1.43 gwr cs->cs_defspeed = zs_get_speed(cs);
301 1.43 gwr else
302 1.50 gwr cs->cs_defspeed = zs_defspeed[zs_unit][channel];
303 1.43 gwr cs->cs_defcflag = zs_def_cflag;
304 1.43 gwr
305 1.47 gwr /* Make these correspond to cs_defcflag (-crtscts) */
306 1.46 gwr cs->cs_rr0_dcd = ZSRR0_DCD;
307 1.47 gwr cs->cs_rr0_cts = 0;
308 1.47 gwr cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
309 1.47 gwr cs->cs_wr5_rts = 0;
310 1.46 gwr
311 1.1 glass /*
312 1.31 gwr * Clear the master interrupt enable.
313 1.31 gwr * The INTENA is common to both channels,
314 1.31 gwr * so just do it on the A channel.
315 1.1 glass */
316 1.31 gwr if (channel == 0) {
317 1.32 gwr zs_write_reg(cs, 9, 0);
318 1.31 gwr }
319 1.15 gwr
320 1.1 glass /*
321 1.31 gwr * Look for a child driver for this channel.
322 1.31 gwr * The child attach will setup the hardware.
323 1.1 glass */
324 1.50 gwr if (!config_found(self, (void *)&zsc_args, zs_print)) {
325 1.31 gwr /* No sub-driver. Just reset it. */
326 1.43 gwr u_char reset = (channel == 0) ?
327 1.31 gwr ZSWR9_A_RESET : ZSWR9_B_RESET;
328 1.45 gwr s = splhigh();
329 1.32 gwr zs_write_reg(cs, 9, reset);
330 1.31 gwr splx(s);
331 1.31 gwr }
332 1.1 glass }
333 1.1 glass
334 1.43 gwr /*
335 1.43 gwr * Now safe to install interrupt handlers. Note the arguments
336 1.43 gwr * to the interrupt handlers aren't used. Note, we only do this
337 1.43 gwr * once since both SCCs interrupt at the same level and vector.
338 1.43 gwr */
339 1.50 gwr if (!didintr) {
340 1.50 gwr didintr = 1;
341 1.31 gwr isr_add_autovect(zssoft, NULL, ZSSOFT_PRI);
342 1.43 gwr isr_add_autovect(zshard, NULL, ca->ca_intpri);
343 1.31 gwr }
344 1.50 gwr /* XXX; evcnt_attach() ? */
345 1.24 gwr
346 1.31 gwr /*
347 1.31 gwr * Set the master interrupt enable and interrupt vector.
348 1.31 gwr * (common to both channels, do it on A)
349 1.31 gwr */
350 1.43 gwr cs = zsc->zsc_cs[0];
351 1.45 gwr s = splhigh();
352 1.31 gwr /* interrupt vector */
353 1.32 gwr zs_write_reg(cs, 2, zs_init_reg[2]);
354 1.31 gwr /* master interrupt control (enable) */
355 1.32 gwr zs_write_reg(cs, 9, zs_init_reg[9]);
356 1.31 gwr splx(s);
357 1.45 gwr
358 1.45 gwr /*
359 1.45 gwr * XXX: L1A hack - We would like to be able to break into
360 1.45 gwr * the debugger during the rest of autoconfiguration, so
361 1.45 gwr * lower interrupts just enough to let zs interrupts in.
362 1.50 gwr * This is done after both zs devices are attached.
363 1.45 gwr */
364 1.50 gwr if (zs_unit == 1) {
365 1.45 gwr printf("zsc1: enabling zs interrupts\n");
366 1.45 gwr (void)spl5(); /* splzs - 1 */
367 1.45 gwr }
368 1.35 gwr }
369 1.35 gwr
370 1.35 gwr static int
371 1.50 gwr zs_print(aux, name)
372 1.35 gwr void *aux;
373 1.39 cgd const char *name;
374 1.35 gwr {
375 1.35 gwr struct zsc_attach_args *args = aux;
376 1.35 gwr
377 1.35 gwr if (name != NULL)
378 1.41 christos printf("%s: ", name);
379 1.35 gwr
380 1.35 gwr if (args->channel != -1)
381 1.41 christos printf(" channel %d", args->channel);
382 1.35 gwr
383 1.35 gwr return UNCONF;
384 1.24 gwr }
385 1.24 gwr
386 1.48 gwr static volatile int zssoftpending;
387 1.43 gwr
388 1.43 gwr /*
389 1.43 gwr * Our ZS chips all share a common, autovectored interrupt,
390 1.43 gwr * so we have to look at all of them on each interrupt.
391 1.43 gwr */
392 1.31 gwr static int
393 1.31 gwr zshard(arg)
394 1.31 gwr void *arg;
395 1.1 glass {
396 1.43 gwr register struct zsc_softc *zsc;
397 1.48 gwr register int unit, rval, softreq;
398 1.43 gwr
399 1.48 gwr rval = softreq = 0;
400 1.48 gwr for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
401 1.34 thorpej zsc = zsc_cd.cd_devs[unit];
402 1.43 gwr if (zsc == NULL)
403 1.43 gwr continue;
404 1.43 gwr rval |= zsc_intr_hard(zsc);
405 1.48 gwr softreq |= zsc->zsc_cs[0]->cs_softreq;
406 1.48 gwr softreq |= zsc->zsc_cs[1]->cs_softreq;
407 1.48 gwr }
408 1.48 gwr
409 1.48 gwr /* We are at splzs here, so no need to lock. */
410 1.48 gwr if (softreq && (zssoftpending == 0)) {
411 1.48 gwr zssoftpending = ZSSOFT_PRI;
412 1.48 gwr isr_soft_request(ZSSOFT_PRI);
413 1.31 gwr }
414 1.31 gwr return (rval);
415 1.1 glass }
416 1.1 glass
417 1.43 gwr /*
418 1.43 gwr * Similar scheme as for zshard (look at all of them)
419 1.43 gwr */
420 1.3 gwr static int
421 1.31 gwr zssoft(arg)
422 1.31 gwr void *arg;
423 1.3 gwr {
424 1.43 gwr register struct zsc_softc *zsc;
425 1.48 gwr register int s, unit;
426 1.31 gwr
427 1.31 gwr /* This is not the only ISR on this IPL. */
428 1.31 gwr if (zssoftpending == 0)
429 1.31 gwr return (0);
430 1.3 gwr
431 1.31 gwr /*
432 1.31 gwr * The soft intr. bit will be set by zshard only if
433 1.31 gwr * the variable zssoftpending is zero. The order of
434 1.31 gwr * these next two statements prevents our clearing
435 1.31 gwr * the soft intr bit just after zshard has set it.
436 1.31 gwr */
437 1.31 gwr isr_soft_clear(ZSSOFT_PRI);
438 1.31 gwr zssoftpending = 0;
439 1.2 glass
440 1.48 gwr /* Make sure we call the tty layer at spltty. */
441 1.48 gwr s = spltty();
442 1.48 gwr for (unit = 0; unit < zsc_cd.cd_ndevs; unit++) {
443 1.34 thorpej zsc = zsc_cd.cd_devs[unit];
444 1.43 gwr if (zsc == NULL)
445 1.43 gwr continue;
446 1.43 gwr (void) zsc_intr_soft(zsc);
447 1.3 gwr }
448 1.48 gwr splx(s);
449 1.31 gwr return (1);
450 1.2 glass }
451 1.2 glass
452 1.2 glass
453 1.31 gwr /*
454 1.50 gwr * Compute the current baud rate given a ZS channel.
455 1.43 gwr */
456 1.43 gwr static int
457 1.43 gwr zs_get_speed(cs)
458 1.43 gwr struct zs_chanstate *cs;
459 1.43 gwr {
460 1.43 gwr int tconst;
461 1.43 gwr
462 1.43 gwr tconst = zs_read_reg(cs, 12);
463 1.43 gwr tconst |= zs_read_reg(cs, 13) << 8;
464 1.43 gwr return (TCONST_TO_BPS(cs->cs_brg_clk, tconst));
465 1.43 gwr }
466 1.43 gwr
467 1.43 gwr /*
468 1.43 gwr * MD functions for setting the baud rate and control modes.
469 1.43 gwr */
470 1.43 gwr int
471 1.43 gwr zs_set_speed(cs, bps)
472 1.43 gwr struct zs_chanstate *cs;
473 1.43 gwr int bps; /* bits per second */
474 1.43 gwr {
475 1.43 gwr int tconst, real_bps;
476 1.43 gwr
477 1.43 gwr if (bps == 0)
478 1.43 gwr return (0);
479 1.43 gwr
480 1.43 gwr #ifdef DIAGNOSTIC
481 1.43 gwr if (cs->cs_brg_clk == 0)
482 1.43 gwr panic("zs_set_speed");
483 1.43 gwr #endif
484 1.43 gwr
485 1.43 gwr tconst = BPS_TO_TCONST(cs->cs_brg_clk, bps);
486 1.43 gwr if (tconst < 0)
487 1.43 gwr return (EINVAL);
488 1.43 gwr
489 1.43 gwr /* Convert back to make sure we can do it. */
490 1.43 gwr real_bps = TCONST_TO_BPS(cs->cs_brg_clk, tconst);
491 1.43 gwr
492 1.43 gwr /* XXX - Allow some tolerance here? */
493 1.43 gwr if (real_bps != bps)
494 1.43 gwr return (EINVAL);
495 1.43 gwr
496 1.43 gwr cs->cs_preg[12] = tconst;
497 1.43 gwr cs->cs_preg[13] = tconst >> 8;
498 1.43 gwr
499 1.43 gwr /* Caller will stuff the pending registers. */
500 1.43 gwr return (0);
501 1.43 gwr }
502 1.43 gwr
503 1.43 gwr int
504 1.43 gwr zs_set_modes(cs, cflag)
505 1.43 gwr struct zs_chanstate *cs;
506 1.43 gwr int cflag; /* bits per second */
507 1.43 gwr {
508 1.43 gwr int s;
509 1.43 gwr
510 1.43 gwr /*
511 1.43 gwr * Output hardware flow control on the chip is horrendous:
512 1.43 gwr * if carrier detect drops, the receiver is disabled, and if
513 1.43 gwr * CTS drops, the transmitter is stoped IN MID CHARACTER!
514 1.43 gwr * Therefore, NEVER set the HFC bit, and instead use the
515 1.43 gwr * status interrupt to detect CTS changes.
516 1.43 gwr */
517 1.43 gwr s = splzs();
518 1.46 gwr #if 0 /* XXX - See below. */
519 1.43 gwr if (cflag & CLOCAL) {
520 1.43 gwr cs->cs_rr0_dcd = 0;
521 1.43 gwr cs->cs_preg[15] &= ~ZSWR15_DCD_IE;
522 1.43 gwr } else {
523 1.46 gwr /* XXX - Need to notice DCD change here... */
524 1.43 gwr cs->cs_rr0_dcd = ZSRR0_DCD;
525 1.43 gwr cs->cs_preg[15] |= ZSWR15_DCD_IE;
526 1.43 gwr }
527 1.46 gwr #endif /* XXX */
528 1.43 gwr if (cflag & CRTSCTS) {
529 1.43 gwr cs->cs_wr5_dtr = ZSWR5_DTR;
530 1.43 gwr cs->cs_wr5_rts = ZSWR5_RTS;
531 1.43 gwr cs->cs_rr0_cts = ZSRR0_CTS;
532 1.43 gwr cs->cs_preg[15] |= ZSWR15_CTS_IE;
533 1.43 gwr } else {
534 1.43 gwr cs->cs_wr5_dtr = ZSWR5_DTR | ZSWR5_RTS;
535 1.43 gwr cs->cs_wr5_rts = 0;
536 1.43 gwr cs->cs_rr0_cts = 0;
537 1.43 gwr cs->cs_preg[15] &= ~ZSWR15_CTS_IE;
538 1.43 gwr }
539 1.43 gwr splx(s);
540 1.43 gwr
541 1.43 gwr /* Caller will stuff the pending registers. */
542 1.43 gwr return (0);
543 1.43 gwr }
544 1.43 gwr
545 1.43 gwr
546 1.43 gwr /*
547 1.31 gwr * Read or write the chip with suitable delays.
548 1.31 gwr */
549 1.2 glass
550 1.31 gwr u_char
551 1.31 gwr zs_read_reg(cs, reg)
552 1.31 gwr struct zs_chanstate *cs;
553 1.31 gwr u_char reg;
554 1.1 glass {
555 1.31 gwr u_char val;
556 1.1 glass
557 1.31 gwr *cs->cs_reg_csr = reg;
558 1.31 gwr ZS_DELAY();
559 1.31 gwr val = *cs->cs_reg_csr;
560 1.31 gwr ZS_DELAY();
561 1.31 gwr return val;
562 1.17 gwr }
563 1.3 gwr
564 1.31 gwr void
565 1.31 gwr zs_write_reg(cs, reg, val)
566 1.31 gwr struct zs_chanstate *cs;
567 1.31 gwr u_char reg, val;
568 1.17 gwr {
569 1.31 gwr *cs->cs_reg_csr = reg;
570 1.31 gwr ZS_DELAY();
571 1.31 gwr *cs->cs_reg_csr = val;
572 1.32 gwr ZS_DELAY();
573 1.32 gwr }
574 1.32 gwr
575 1.32 gwr u_char zs_read_csr(cs)
576 1.32 gwr struct zs_chanstate *cs;
577 1.32 gwr {
578 1.43 gwr register u_char val;
579 1.32 gwr
580 1.43 gwr val = *cs->cs_reg_csr;
581 1.32 gwr ZS_DELAY();
582 1.43 gwr return val;
583 1.32 gwr }
584 1.32 gwr
585 1.43 gwr void zs_write_csr(cs, val)
586 1.32 gwr struct zs_chanstate *cs;
587 1.43 gwr u_char val;
588 1.32 gwr {
589 1.43 gwr *cs->cs_reg_csr = val;
590 1.32 gwr ZS_DELAY();
591 1.32 gwr }
592 1.32 gwr
593 1.43 gwr u_char zs_read_data(cs)
594 1.32 gwr struct zs_chanstate *cs;
595 1.32 gwr {
596 1.43 gwr register u_char val;
597 1.43 gwr
598 1.43 gwr val = *cs->cs_reg_data;
599 1.32 gwr ZS_DELAY();
600 1.43 gwr return val;
601 1.32 gwr }
602 1.32 gwr
603 1.32 gwr void zs_write_data(cs, val)
604 1.32 gwr struct zs_chanstate *cs;
605 1.32 gwr u_char val;
606 1.32 gwr {
607 1.32 gwr *cs->cs_reg_data = val;
608 1.31 gwr ZS_DELAY();
609 1.1 glass }
610 1.3 gwr
611 1.31 gwr /****************************************************************
612 1.31 gwr * Console support functions (Sun3 specific!)
613 1.43 gwr * Note: this code is allowed to know about the layout of
614 1.43 gwr * the chip registers, and uses that to keep things simple.
615 1.43 gwr * XXX - I think I like the mvme167 code better. -gwr
616 1.31 gwr ****************************************************************/
617 1.1 glass
618 1.43 gwr void *zs_conschan;
619 1.43 gwr
620 1.2 glass /*
621 1.47 gwr * Handle user request to enter kernel debugger.
622 1.47 gwr */
623 1.47 gwr void
624 1.47 gwr zs_abort(cs)
625 1.47 gwr struct zs_chanstate *cs;
626 1.47 gwr {
627 1.47 gwr register volatile struct zschan *zc = zs_conschan;
628 1.47 gwr int rr0;
629 1.47 gwr
630 1.47 gwr /* Wait for end of break to avoid PROM abort. */
631 1.47 gwr /* XXX - Limit the wait? */
632 1.47 gwr do {
633 1.47 gwr rr0 = zc->zc_csr;
634 1.47 gwr ZS_DELAY();
635 1.47 gwr } while (rr0 & ZSRR0_BREAK);
636 1.47 gwr
637 1.50 gwr /* This is always available on the Sun3. */
638 1.47 gwr Debugger();
639 1.47 gwr }
640 1.47 gwr
641 1.47 gwr /*
642 1.31 gwr * Polled input char.
643 1.2 glass */
644 1.2 glass int
645 1.31 gwr zs_getc(arg)
646 1.31 gwr void *arg;
647 1.2 glass {
648 1.31 gwr register volatile struct zschan *zc = arg;
649 1.25 gwr register int s, c, rr0;
650 1.2 glass
651 1.2 glass s = splhigh();
652 1.9 gwr /* Wait for a character to arrive. */
653 1.25 gwr do {
654 1.25 gwr rr0 = zc->zc_csr;
655 1.3 gwr ZS_DELAY();
656 1.25 gwr } while ((rr0 & ZSRR0_RX_READY) == 0);
657 1.9 gwr
658 1.2 glass c = zc->zc_data;
659 1.9 gwr ZS_DELAY();
660 1.2 glass splx(s);
661 1.17 gwr
662 1.17 gwr /*
663 1.17 gwr * This is used by the kd driver to read scan codes,
664 1.17 gwr * so don't translate '\r' ==> '\n' here...
665 1.17 gwr */
666 1.2 glass return (c);
667 1.2 glass }
668 1.1 glass
669 1.1 glass /*
670 1.31 gwr * Polled output char.
671 1.1 glass */
672 1.31 gwr void
673 1.31 gwr zs_putc(arg, c)
674 1.31 gwr void *arg;
675 1.1 glass int c;
676 1.1 glass {
677 1.31 gwr register volatile struct zschan *zc = arg;
678 1.25 gwr register int s, rr0;
679 1.1 glass
680 1.9 gwr s = splhigh();
681 1.9 gwr /* Wait for transmitter to become ready. */
682 1.25 gwr do {
683 1.25 gwr rr0 = zc->zc_csr;
684 1.3 gwr ZS_DELAY();
685 1.25 gwr } while ((rr0 & ZSRR0_TX_READY) == 0);
686 1.9 gwr
687 1.1 glass zc->zc_data = c;
688 1.3 gwr ZS_DELAY();
689 1.1 glass splx(s);
690 1.1 glass }
691 1.2 glass
692 1.50 gwr /*****************************************************************/
693 1.50 gwr
694 1.50 gwr static void zscninit __P((struct consdev *));
695 1.50 gwr static int zscngetc __P((dev_t));
696 1.50 gwr static void zscnputc __P((dev_t, int));
697 1.50 gwr
698 1.50 gwr /*
699 1.50 gwr * Console table shared by ttya, ttyb
700 1.50 gwr */
701 1.50 gwr struct consdev consdev_tty = {
702 1.50 gwr nullcnprobe,
703 1.50 gwr zscninit,
704 1.50 gwr zscngetc,
705 1.50 gwr zscnputc,
706 1.50 gwr nullcnpollc,
707 1.50 gwr };
708 1.50 gwr
709 1.50 gwr static void
710 1.50 gwr zscninit(cn)
711 1.50 gwr struct consdev *cn;
712 1.50 gwr {
713 1.50 gwr }
714 1.50 gwr
715 1.50 gwr /*
716 1.50 gwr * Polled console input putchar.
717 1.50 gwr */
718 1.50 gwr static int
719 1.50 gwr zscngetc(dev)
720 1.50 gwr dev_t dev;
721 1.50 gwr {
722 1.50 gwr return (zs_getc(zs_conschan));
723 1.50 gwr }
724 1.50 gwr
725 1.50 gwr /*
726 1.50 gwr * Polled console output putchar.
727 1.50 gwr */
728 1.50 gwr static void
729 1.50 gwr zscnputc(dev, c)
730 1.50 gwr dev_t dev;
731 1.50 gwr int c;
732 1.50 gwr {
733 1.50 gwr zs_putc(zs_conschan, c);
734 1.50 gwr }
735 1.50 gwr
736 1.50 gwr /*****************************************************************/
737 1.50 gwr
738 1.50 gwr static void prom_cninit __P((struct consdev *));
739 1.50 gwr static int prom_cngetc __P((dev_t));
740 1.50 gwr static void prom_cnputc __P((dev_t, int));
741 1.50 gwr
742 1.50 gwr /*
743 1.50 gwr * The console is set to this one initially,
744 1.50 gwr * which lets us use the PROM until consinit()
745 1.50 gwr * is called to select a real console.
746 1.50 gwr */
747 1.50 gwr struct consdev consdev_prom = {
748 1.50 gwr nullcnprobe,
749 1.50 gwr prom_cninit,
750 1.50 gwr prom_cngetc,
751 1.50 gwr prom_cnputc,
752 1.50 gwr nullcnpollc,
753 1.50 gwr };
754 1.50 gwr
755 1.50 gwr /*
756 1.50 gwr * The console table pointer is statically initialized
757 1.50 gwr * to point to the PROM (output only) table, so that
758 1.50 gwr * early calls to printf will work.
759 1.50 gwr */
760 1.50 gwr struct consdev *cn_tab = &consdev_prom;
761 1.50 gwr
762 1.50 gwr void
763 1.50 gwr nullcnprobe(cn)
764 1.50 gwr struct consdev *cn;
765 1.50 gwr {
766 1.50 gwr }
767 1.50 gwr
768 1.50 gwr static void
769 1.50 gwr prom_cninit(cn)
770 1.50 gwr struct consdev *cn;
771 1.50 gwr {
772 1.50 gwr }
773 1.50 gwr
774 1.50 gwr /*
775 1.50 gwr * PROM console input putchar.
776 1.50 gwr * (dummy - this is output only)
777 1.50 gwr */
778 1.50 gwr static int
779 1.50 gwr prom_cngetc(dev)
780 1.50 gwr dev_t dev;
781 1.50 gwr {
782 1.50 gwr return (0);
783 1.50 gwr }
784 1.50 gwr
785 1.50 gwr /*
786 1.50 gwr * PROM console output putchar.
787 1.50 gwr */
788 1.50 gwr static void
789 1.50 gwr prom_cnputc(dev, c)
790 1.50 gwr dev_t dev;
791 1.50 gwr int c;
792 1.50 gwr {
793 1.50 gwr (*romVectorPtr->putChar)(c & 0x7f);
794 1.50 gwr }
795 1.50 gwr
796 1.50 gwr /*****************************************************************/
797 1.50 gwr
798 1.50 gwr extern struct consdev consdev_kd;
799 1.31 gwr
800 1.43 gwr static struct {
801 1.50 gwr int zs_unit, channel;
802 1.50 gwr } zstty_conf[NZS*2] = {
803 1.43 gwr /* XXX: knowledge from the config file here... */
804 1.43 gwr { 1, 0 }, /* ttya */
805 1.43 gwr { 1, 1 }, /* ttyb */
806 1.43 gwr { 0, 0 }, /* ttyc */
807 1.43 gwr { 0, 1 }, /* ttyd */
808 1.43 gwr };
809 1.31 gwr
810 1.47 gwr static char *prom_inSrc_name[] = {
811 1.47 gwr "keyboard/display",
812 1.47 gwr "ttya", "ttyb",
813 1.47 gwr "ttyc", "ttyd" };
814 1.47 gwr
815 1.1 glass /*
816 1.31 gwr * This function replaces sys/dev/cninit.c
817 1.31 gwr * Determine which device is the console using
818 1.38 gwr * the PROM "input source" and "output sink".
819 1.1 glass */
820 1.31 gwr void
821 1.31 gwr cninit()
822 1.1 glass {
823 1.38 gwr MachMonRomVector *v;
824 1.31 gwr struct zschan *zc;
825 1.31 gwr struct consdev *cn;
826 1.50 gwr int channel, zs_unit, zstty_unit;
827 1.50 gwr u_char inSource, outSink;
828 1.31 gwr
829 1.38 gwr v = romVectorPtr;
830 1.50 gwr inSource = *v->inSource;
831 1.50 gwr outSink = *v->outSink;
832 1.50 gwr if (inSource != outSink) {
833 1.38 gwr mon_printf("cninit: mismatched PROM output selector\n");
834 1.38 gwr }
835 1.38 gwr
836 1.38 gwr switch (inSource) {
837 1.47 gwr default:
838 1.47 gwr mon_printf("cninit: invalid inSource=%d\n", inSource);
839 1.47 gwr sunmon_abort();
840 1.47 gwr inSource = 0;
841 1.47 gwr /* fall through */
842 1.47 gwr
843 1.47 gwr case 0: /* keyboard/display */
844 1.47 gwr #if NKBD > 0
845 1.50 gwr zs_unit = 0;
846 1.47 gwr channel = 0;
847 1.47 gwr cn = &consdev_kd;
848 1.47 gwr /* Set cn_dev, cn_pri in kd.c */
849 1.47 gwr break;
850 1.47 gwr #else /* NKBD */
851 1.47 gwr mon_printf("cninit: kdb/display not configured\n");
852 1.47 gwr sunmon_abort();
853 1.47 gwr inSource = 1;
854 1.47 gwr /* fall through */
855 1.47 gwr #endif /* NKBD */
856 1.47 gwr
857 1.38 gwr case 1: /* ttya */
858 1.38 gwr case 2: /* ttyb */
859 1.38 gwr case 3: /* ttyc (rewired keyboard connector) */
860 1.38 gwr case 4: /* ttyd (rewired mouse connector) */
861 1.43 gwr zstty_unit = inSource - 1;
862 1.50 gwr zs_unit = zstty_conf[zstty_unit].zs_unit;
863 1.50 gwr channel = zstty_conf[zstty_unit].channel;
864 1.38 gwr cn = &consdev_tty;
865 1.43 gwr cn->cn_dev = makedev(zs_major, zstty_unit);
866 1.38 gwr cn->cn_pri = CN_REMOTE;
867 1.38 gwr break;
868 1.38 gwr
869 1.1 glass }
870 1.47 gwr /* Now that inSource has been validated, print it. */
871 1.47 gwr mon_printf("console is %s\n", prom_inSrc_name[inSource]);
872 1.1 glass
873 1.50 gwr zc = zs_get_chan_addr(zs_unit, channel);
874 1.31 gwr if (zc == NULL) {
875 1.31 gwr mon_printf("cninit: zs not mapped.\n");
876 1.31 gwr return;
877 1.31 gwr }
878 1.31 gwr zs_conschan = zc;
879 1.50 gwr zs_hwflags[zs_unit][channel] = ZS_HWFLAG_CONSOLE;
880 1.31 gwr cn_tab = cn;
881 1.31 gwr (*cn->cn_init)(cn);
882 1.47 gwr #ifdef KGDB
883 1.47 gwr zs_kgdb_init();
884 1.47 gwr #endif
885 1.1 glass }
886