Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.18
      1  1.18    gwr /*	$NetBSD: cpu.h,v 1.18 1995/05/24 20:55:33 gwr Exp $	*/
      2  1.13    cgd 
      3  1.14    gwr /*
      4  1.14    gwr  * Copyright (c) 1994 Gordon W. Ross
      5  1.14    gwr  * Copyright (c) 1993 Adam Glass
      6   1.1  glass  * Copyright (c) 1988 University of Utah.
      7   1.1  glass  * Copyright (c) 1982, 1990 The Regents of the University of California.
      8   1.1  glass  * All rights reserved.
      9   1.1  glass  *
     10   1.1  glass  * This code is derived from software contributed to Berkeley by
     11   1.1  glass  * the Systems Programming Group of the University of Utah Computer
     12   1.1  glass  * Science Department.
     13   1.1  glass  *
     14   1.1  glass  * Redistribution and use in source and binary forms, with or without
     15   1.1  glass  * modification, are permitted provided that the following conditions
     16   1.1  glass  * are met:
     17   1.1  glass  * 1. Redistributions of source code must retain the above copyright
     18   1.1  glass  *    notice, this list of conditions and the following disclaimer.
     19   1.1  glass  * 2. Redistributions in binary form must reproduce the above copyright
     20   1.1  glass  *    notice, this list of conditions and the following disclaimer in the
     21   1.1  glass  *    documentation and/or other materials provided with the distribution.
     22   1.1  glass  * 3. All advertising materials mentioning features or use of this software
     23   1.1  glass  *    must display the following acknowledgement:
     24   1.1  glass  *	This product includes software developed by the University of
     25   1.1  glass  *	California, Berkeley and its contributors.
     26   1.1  glass  * 4. Neither the name of the University nor the names of its contributors
     27   1.1  glass  *    may be used to endorse or promote products derived from this software
     28   1.1  glass  *    without specific prior written permission.
     29   1.1  glass  *
     30   1.1  glass  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     31   1.1  glass  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     32   1.1  glass  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     33   1.1  glass  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     34   1.1  glass  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     35   1.1  glass  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     36   1.1  glass  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     37   1.1  glass  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     38   1.1  glass  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     39   1.1  glass  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     40   1.1  glass  * SUCH DAMAGE.
     41   1.1  glass  *
     42  1.14    gwr  *	from: Utah Hdr: cpu.h 1.16 91/03/25
     43  1.14    gwr  *	from: @(#)cpu.h	7.7 (Berkeley) 6/27/91
     44  1.14    gwr  *	cpu.h,v 1.2 1993/05/22 07:58:17 cgd Exp
     45   1.1  glass  */
     46   1.1  glass 
     47  1.15    jtc #ifdef _KERNEL
     48   1.6  glass 
     49   1.1  glass /*
     50   1.1  glass  * Exported definitions unique to sun3/68k cpu support.
     51   1.1  glass  */
     52   1.1  glass 
     53   1.1  glass /*
     54   1.1  glass  * definitions of cpu-dependent requirements
     55   1.1  glass  * referenced in generic code
     56   1.1  glass  */
     57  1.18    gwr #define	cpu_exec(p)			/* nothing */
     58  1.18    gwr #define	cpu_swapin(p)			/* nothing */
     59  1.18    gwr #define	cpu_wait(p)			/* nothing */
     60  1.11    gwr #define cpu_setstack(p, ap)		(p)->p_md.md_regs[SP] = ap
     61   1.1  glass 
     62   1.1  glass /*
     63  1.11    gwr  * Arguments to hardclock and gatherstats encapsulate the previous
     64  1.11    gwr  * machine state in an opaque clockframe.  One the sun3, we use
     65  1.11    gwr  * what the hardware pushes on an interrupt (frame format 0).
     66   1.1  glass  */
     67   1.6  glass struct clockframe {
     68  1.11    gwr 	u_short	sr;		/* sr at time of interrupt */
     69  1.11    gwr 	u_long	pc;		/* pc at time of interrupt */
     70  1.11    gwr 	u_short	vo;		/* vector offset (4-word frame) */
     71  1.11    gwr };
     72   1.1  glass 
     73  1.11    gwr #define	CLKF_USERMODE(framep)	(((framep)->sr & PSL_S) == 0)
     74  1.11    gwr #define	CLKF_BASEPRI(framep)	(((framep)->sr & PSL_IPL) == 0)
     75   1.1  glass #define	CLKF_PC(framep)		((framep)->pc)
     76  1.11    gwr #if 0
     77  1.11    gwr /* We would like to do it this way... */
     78  1.11    gwr #define	CLKF_INTR(framep)	(((framep)->sr & PSL_M) == 0)
     79  1.11    gwr #else
     80  1.11    gwr /* but until we start using PSL_M, we have to do this instead */
     81  1.11    gwr #define	CLKF_INTR(framep)	(0)	/* XXX */
     82  1.11    gwr #endif
     83  1.11    gwr 
     84  1.11    gwr extern int astpending;	 /* need to trap before returning to user mode */
     85  1.11    gwr #define aston() (astpending++)
     86   1.1  glass 
     87   1.1  glass /*
     88   1.1  glass  * Preempt the current process if in interrupt from user mode,
     89   1.1  glass  * or after the current trap/syscall if in system mode.
     90   1.1  glass  */
     91  1.11    gwr extern int want_resched; /* resched() was called */
     92   1.1  glass #define	need_resched()	{ want_resched++; aston(); }
     93   1.1  glass 
     94   1.1  glass /*
     95  1.11    gwr  * Give a profiling tick to the current process when the user profiling
     96  1.11    gwr  * buffer pages are invalid.  On the sun3, request an ast to send us
     97  1.11    gwr  * through trap, marking the proc as needing a profiling tick.
     98   1.1  glass  */
     99  1.11    gwr #define	need_proftick(p)	((p)->p_flag |= P_OWEUPC, aston())
    100   1.1  glass 
    101   1.1  glass /*
    102   1.1  glass  * Notify the current process (p) that it has a signal pending,
    103   1.1  glass  * process as soon as possible.
    104   1.1  glass  */
    105   1.1  glass #define	signotify(p)	aston()
    106   1.1  glass 
    107  1.11    gwr /*
    108  1.12    gwr  * Software Interrupt Register (SIR)
    109  1.12    gwr  * The sun3 has a real software interrupt register set by
    110  1.12    gwr  * isr_soft_request() so this scheme just multiplexes four
    111  1.12    gwr  * software interrupt `sources' on the level one handler.
    112  1.12    gwr  */
    113  1.12    gwr union sun3sir {
    114  1.12    gwr 	int 	sir_any;
    115  1.12    gwr 	char	sir_which[4];
    116  1.12    gwr } sun3sir;
    117  1.12    gwr 
    118  1.12    gwr #define SIR_NET  	0
    119  1.12    gwr #define SIR_CLOCK	1
    120  1.12    gwr #define SIR_SPARE2	2
    121  1.12    gwr #define SIR_SPARE3	3
    122  1.12    gwr 
    123  1.12    gwr #define	setsoftint()	isr_soft_request(1)
    124  1.12    gwr #define setsoftnet()	(sun3sir.sir_which[SIR_NET] = 1, setsoftint())
    125  1.12    gwr #define setsoftclock()	(sun3sir.sir_which[SIR_CLOCK] = 1, setsoftint())
    126  1.12    gwr 
    127  1.10    gwr 
    128  1.10    gwr /*
    129  1.10    gwr  * CTL_MACHDEP definitions.
    130  1.10    gwr  */
    131  1.10    gwr #define	CPU_CONSDEV		1	/* dev_t: console terminal device */
    132  1.10    gwr #define	CPU_MAXID		2	/* number of valid machdep ids */
    133  1.10    gwr 
    134  1.10    gwr #define	CTL_MACHDEP_NAMES { \
    135  1.10    gwr 	{ 0, 0 }, \
    136  1.10    gwr 	{ "console_device", CTLTYPE_STRUCT }, \
    137  1.10    gwr }
    138   1.1  glass 
    139  1.18    gwr /* values for cpu_machine_id */
    140   1.1  glass 
    141   1.1  glass #define CPU_ARCH_MASK  0xf0
    142   1.1  glass #define SUN3_ARCH      0x10
    143   1.1  glass #define SUN3_IMPL_MASK 0x0f
    144   1.1  glass #define SUN3_MACH_160  0x01
    145   1.1  glass #define SUN3_MACH_50   0x02
    146   1.1  glass #define SUN3_MACH_260  0x03
    147   1.1  glass #define SUN3_MACH_110  0x04
    148   1.1  glass #define SUN3_MACH_60   0x07
    149   1.1  glass #define SUN3_MACH_E    0x08
    150   1.1  glass 
    151  1.18    gwr extern	unsigned char cpu_machine_id;
    152   1.1  glass 
    153   1.1  glass /* 680X0 function codes */
    154   1.1  glass #define	FC_USERD	1	/* user data space */
    155   1.1  glass #define	FC_USERP	2	/* user program space */
    156  1.11    gwr #define	FC_CONTROL	3	/* sun control space */
    157   1.1  glass #define	FC_SUPERD	5	/* supervisor data space */
    158   1.1  glass #define	FC_SUPERP	6	/* supervisor program space */
    159   1.1  glass #define	FC_CPU		7	/* CPU space */
    160   1.1  glass 
    161   1.1  glass /* fields in the 68020 cache control register */
    162   1.1  glass #define	IC_ENABLE	0x0001	/* enable instruction cache */
    163   1.1  glass #define	IC_FREEZE	0x0002	/* freeze instruction cache */
    164   1.1  glass #define	IC_CE		0x0004	/* clear instruction cache entry */
    165   1.1  glass #define	IC_CLR		0x0008	/* clear entire instruction cache */
    166   1.7  glass 
    167   1.7  glass #define IC_CLEAR (IC_CLR|IC_ENABLE)
    168   1.2  glass 
    169  1.15    jtc #endif	/* _KERNEL */
    170