cpu.h revision 1.13 1 /* $NetBSD: cpu.h,v 1.13 1994/10/26 09:10:06 cgd Exp $ */
2
3 /* Copyright (c) 1993 Adam Glass
4 * Copyright (c) 1988 University of Utah.
5 * Copyright (c) 1982, 1990 The Regents of the University of California.
6 * All rights reserved.
7 *
8 * This code is derived from software contributed to Berkeley by
9 * the Systems Programming Group of the University of Utah Computer
10 * Science Department.
11 *
12 * Redistribution and use in source and binary forms, with or without
13 * modification, are permitted provided that the following conditions
14 * are met:
15 * 1. Redistributions of source code must retain the above copyright
16 * notice, this list of conditions and the following disclaimer.
17 * 2. Redistributions in binary form must reproduce the above copyright
18 * notice, this list of conditions and the following disclaimer in the
19 * documentation and/or other materials provided with the distribution.
20 * 3. All advertising materials mentioning features or use of this software
21 * must display the following acknowledgement:
22 * This product includes software developed by the University of
23 * California, Berkeley and its contributors.
24 * 4. Neither the name of the University nor the names of its contributors
25 * may be used to endorse or promote products derived from this software
26 * without specific prior written permission.
27 *
28 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
29 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
30 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
31 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
32 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
33 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
34 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
35 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
36 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
37 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
38 * SUCH DAMAGE.
39 *
40 * from: Utah Hdr: cpu.h 1.16 91/03/25
41 *
42 * @(#)cpu.h 7.7 (Berkeley) 6/27/91
43 */
44
45 #ifdef KERNEL
46
47 /*
48 * Exported definitions unique to sun3/68k cpu support.
49 */
50
51 /*
52 * definitions of cpu-dependent requirements
53 * referenced in generic code
54 */
55 #define COPY_SIGCODE /* copy sigcode above user stack in exec */
56
57 #define cpu_exec(p) /* nothing */
58 #define cpu_swapin(p) /* nothing */
59 #define cpu_wait(p) /* nothing */
60 #define cpu_setstack(p, ap) (p)->p_md.md_regs[SP] = ap
61 #define cpu_set_init_frame(p, fp) (p)->p_md.md_regs = fp
62
63 /*
64 * Arguments to hardclock and gatherstats encapsulate the previous
65 * machine state in an opaque clockframe. One the sun3, we use
66 * what the hardware pushes on an interrupt (frame format 0).
67 */
68 struct clockframe {
69 u_short sr; /* sr at time of interrupt */
70 u_long pc; /* pc at time of interrupt */
71 u_short vo; /* vector offset (4-word frame) */
72 };
73
74 #define CLKF_USERMODE(framep) (((framep)->sr & PSL_S) == 0)
75 #define CLKF_BASEPRI(framep) (((framep)->sr & PSL_IPL) == 0)
76 #define CLKF_PC(framep) ((framep)->pc)
77 #if 0
78 /* We would like to do it this way... */
79 #define CLKF_INTR(framep) (((framep)->sr & PSL_M) == 0)
80 #else
81 /* but until we start using PSL_M, we have to do this instead */
82 #define CLKF_INTR(framep) (0) /* XXX */
83 #endif
84
85 extern int astpending; /* need to trap before returning to user mode */
86 #define aston() (astpending++)
87
88 /*
89 * Preempt the current process if in interrupt from user mode,
90 * or after the current trap/syscall if in system mode.
91 */
92 extern int want_resched; /* resched() was called */
93 #define need_resched() { want_resched++; aston(); }
94
95 /*
96 * Give a profiling tick to the current process when the user profiling
97 * buffer pages are invalid. On the sun3, request an ast to send us
98 * through trap, marking the proc as needing a profiling tick.
99 */
100 #define need_proftick(p) ((p)->p_flag |= P_OWEUPC, aston())
101
102 /*
103 * Notify the current process (p) that it has a signal pending,
104 * process as soon as possible.
105 */
106 #define signotify(p) aston()
107
108 /*
109 * Software Interrupt Register (SIR)
110 * The sun3 has a real software interrupt register set by
111 * isr_soft_request() so this scheme just multiplexes four
112 * software interrupt `sources' on the level one handler.
113 */
114 union sun3sir {
115 int sir_any;
116 char sir_which[4];
117 } sun3sir;
118
119 #define SIR_NET 0
120 #define SIR_CLOCK 1
121 #define SIR_SPARE2 2
122 #define SIR_SPARE3 3
123
124 #define setsoftint() isr_soft_request(1)
125 #define setsoftnet() (sun3sir.sir_which[SIR_NET] = 1, setsoftint())
126 #define setsoftclock() (sun3sir.sir_which[SIR_CLOCK] = 1, setsoftint())
127
128
129 /*
130 * CTL_MACHDEP definitions.
131 */
132 #define CPU_CONSDEV 1 /* dev_t: console terminal device */
133 #define CPU_MAXID 2 /* number of valid machdep ids */
134
135 #define CTL_MACHDEP_NAMES { \
136 { 0, 0 }, \
137 { "console_device", CTLTYPE_STRUCT }, \
138 }
139
140 /* values for machineid */
141
142 #define CPU_ARCH_MASK 0xf0
143 #define SUN3_ARCH 0x10
144 #define SUN3_IMPL_MASK 0x0f
145 #define SUN3_MACH_160 0x01
146 #define SUN3_MACH_50 0x02
147 #define SUN3_MACH_260 0x03
148 #define SUN3_MACH_110 0x04
149 #define SUN3_MACH_60 0x07
150 #define SUN3_MACH_E 0x08
151
152 extern int machineid, mmutype, ectype;
153 extern char *intiobase, *intiolimit;
154
155 /* 680X0 function codes */
156 #define FC_USERD 1 /* user data space */
157 #define FC_USERP 2 /* user program space */
158 #define FC_CONTROL 3 /* sun control space */
159 #define FC_SUPERD 5 /* supervisor data space */
160 #define FC_SUPERP 6 /* supervisor program space */
161 #define FC_CPU 7 /* CPU space */
162
163 /* fields in the 68020 cache control register */
164 #define IC_ENABLE 0x0001 /* enable instruction cache */
165 #define IC_FREEZE 0x0002 /* freeze instruction cache */
166 #define IC_CE 0x0004 /* clear instruction cache entry */
167 #define IC_CLR 0x0008 /* clear entire instruction cache */
168
169 #define IC_CLEAR (IC_CLR|IC_ENABLE)
170
171 #endif
172