Home | History | Annotate | Line # | Download | only in include
pte3x.h revision 1.7.152.1
      1  1.7.152.1    yamt /*	$NetBSD: pte3x.h,v 1.7.152.1 2008/05/18 12:32:55 yamt Exp $	*/
      2        1.1     gwr 
      3        1.1     gwr /*-
      4        1.1     gwr  * Copyright (c) 1997 The NetBSD Foundation, Inc.
      5        1.1     gwr  * All rights reserved.
      6        1.1     gwr  *
      7        1.1     gwr  * This code is derived from software contributed to The NetBSD Foundation
      8        1.1     gwr  * by Jeremy Cooper.
      9        1.1     gwr  *
     10        1.1     gwr  * Redistribution and use in source and binary forms, with or without
     11        1.1     gwr  * modification, are permitted provided that the following conditions
     12        1.1     gwr  * are met:
     13        1.1     gwr  * 1. Redistributions of source code must retain the above copyright
     14        1.1     gwr  *    notice, this list of conditions and the following disclaimer.
     15        1.1     gwr  * 2. Redistributions in binary form must reproduce the above copyright
     16        1.1     gwr  *    notice, this list of conditions and the following disclaimer in the
     17        1.1     gwr  *    documentation and/or other materials provided with the distribution.
     18        1.1     gwr  *
     19        1.1     gwr  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20        1.1     gwr  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21        1.1     gwr  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22        1.1     gwr  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23        1.1     gwr  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24        1.1     gwr  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25        1.1     gwr  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26        1.1     gwr  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27        1.1     gwr  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28        1.1     gwr  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29        1.1     gwr  * POSSIBILITY OF SUCH DAMAGE.
     30        1.1     gwr  */
     31        1.1     gwr 
     32        1.2     gwr /*
     33        1.2     gwr  * This file should contain the machine-dependent details about
     34        1.2     gwr  * Page Table Entries (PTEs) and related things.  For example,
     35        1.2     gwr  * things that depend on the MMU configuration (number of levels
     36        1.2     gwr  * in the translation structure) should go here.
     37        1.2     gwr  */
     38        1.2     gwr 
     39        1.7     gwr #ifndef _MACHINE_PTE3X_H
     40        1.7     gwr #define _MACHINE_PTE3X_H
     41        1.1     gwr 
     42        1.1     gwr #include <machine/mc68851.h>
     43        1.1     gwr 
     44        1.5  jeremy /*************************************************************************
     45        1.5  jeremy  * Translation Control Register Settings                                 *
     46        1.5  jeremy  *************************************************************************
     47        1.5  jeremy  * The following settings are set by the ROM monitor and used by the
     48        1.5  jeremy  * kernel.  If they are changed, appropriate code must be written into
     49        1.5  jeremy  * the kernel startup to set them.
     50        1.5  jeremy  *
     51        1.5  jeremy  * A virtual address is translated into a physical address by dividing its
     52        1.5  jeremy  * bits into four fields.  The first three fields are used as indexes into
     53        1.5  jeremy  * descriptor tables and the last field (the 13 lowest significant
     54        1.5  jeremy  * bits) is an offset to be added to the base address found at the final
     55        1.5  jeremy  * table.  The first three fields are named TIA, TIB and TIC respectively.
     56        1.5  jeremy  *  31                                    12                        0
     57        1.5  jeremy  *  +-.-.-.-.-.-.-+-.-.-.-.-.-+-.-.-.-.-.-+-.-.-.-.-.-.-.-.-.-.-.-.-+
     58        1.5  jeremy  *  |     TIA     |    TIB    |    TIC    |        OFFSET           |
     59        1.5  jeremy  *  +-.-.-.-.-.-.-+-.-.-.-.-.-+-.-.-.-.-.-+-.-.-.-.-.-.-.-.-.-.-.-.-+
     60        1.5  jeremy  */
     61        1.5  jeremy #define MMU_TIA_SHIFT (13+6+6)
     62        1.5  jeremy #define MMU_TIA_MASK  (0xfe000000)
     63        1.5  jeremy #define MMU_TIA_RANGE (0x02000000)
     64        1.5  jeremy #define MMU_TIB_SHIFT (13+6)
     65        1.5  jeremy #define MMU_TIB_MASK  (0x01f80000)
     66        1.5  jeremy #define MMU_TIB_RANGE (0x00080000)
     67        1.5  jeremy #define MMU_TIC_SHIFT (13)
     68        1.5  jeremy #define MMU_TIC_MASK  (0x0007e000)
     69        1.5  jeremy #define MMU_TIC_RANGE (0x00002000)
     70        1.5  jeremy #define MMU_PAGE_SHIFT (13)
     71        1.5  jeremy #define MMU_PAGE_MASK (0xffffe000)
     72        1.5  jeremy #define MMU_PAGE_SIZE (0x00002000)
     73        1.5  jeremy 
     74        1.5  jeremy /*
     75        1.5  jeremy  * Macros which extract each of these fields out of a given
     76        1.5  jeremy  * VA.
     77        1.5  jeremy  */
     78        1.5  jeremy #define MMU_TIA(va) \
     79        1.5  jeremy 	((unsigned long) ((va) & MMU_TIA_MASK) >> MMU_TIA_SHIFT)
     80        1.5  jeremy #define MMU_TIB(va) \
     81        1.5  jeremy 	((unsigned long) ((va) & MMU_TIB_MASK) >> MMU_TIB_SHIFT)
     82        1.5  jeremy #define MMU_TIC(va) \
     83        1.5  jeremy 	((unsigned long) ((va) & MMU_TIC_MASK) >> MMU_TIC_SHIFT)
     84        1.5  jeremy 
     85        1.5  jeremy /*
     86        1.5  jeremy  * The widths of the TIA, TIB, and TIC fields determine the size (in
     87        1.5  jeremy  * elements) of the tables they index.
     88        1.5  jeremy  */
     89        1.5  jeremy #define MMU_A_TBL_SIZE (128)
     90        1.5  jeremy #define MMU_B_TBL_SIZE (64)
     91        1.5  jeremy #define MMU_C_TBL_SIZE (64)
     92        1.5  jeremy 
     93        1.5  jeremy /*
     94        1.5  jeremy  * Rounding macros.
     95        1.5  jeremy  * The MMU_ROUND macros are named misleadingly.  MMU_ROUND_A actually
     96        1.5  jeremy  * rounds an address to the nearest B table boundary, and so on.
     97        1.6   veego  * MMU_ROUND_C() is synonmous with m68k_round_page().
     98        1.5  jeremy  */
     99        1.5  jeremy #define	MMU_ROUND_A(pa)\
    100        1.5  jeremy 	((unsigned long) (pa) & MMU_TIA_MASK)
    101        1.5  jeremy #define	MMU_ROUND_UP_A(pa)\
    102        1.5  jeremy 	((unsigned long) (pa + MMU_TIA_RANGE - 1) & MMU_TIA_MASK)
    103        1.5  jeremy #define	MMU_ROUND_B(pa)\
    104        1.5  jeremy 	((unsigned long) (pa) & (MMU_TIA_MASK|MMU_TIB_MASK))
    105        1.5  jeremy #define	MMU_ROUND_UP_B(pa)\
    106        1.5  jeremy 	((unsigned long) (pa + MMU_TIB_RANGE - 1) & (MMU_TIA_MASK|MMU_TIB_MASK))
    107        1.5  jeremy #define	MMU_ROUND_C(pa)\
    108        1.5  jeremy 	((unsigned long) (pa) & MMU_PAGE_MASK)
    109        1.5  jeremy #define	MMU_ROUND_UP_C(pa)\
    110        1.5  jeremy 	((unsigned long) (pa + MMU_PAGE_SIZE - 1) & MMU_PAGE_MASK)
    111        1.5  jeremy 
    112        1.7     gwr /* Compatibility... */
    113        1.7     gwr #define PG_FRAME MMU_SHORT_PTE_BASEADDR
    114        1.7     gwr #define PG_PA(pte)  	((pte) & PG_FRAME)
    115        1.7     gwr #define PG_PFNUM(pte)	(PG_PA(pte) >> PGSHIFT)
    116        1.7     gwr #define PG_VALID    	MMU_DT_PAGE
    117        1.1     gwr 
    118        1.7     gwr #endif	/* _MACHINE_PTE3X_H */
    119