db_memrw.c revision 1.24 1 1.24 chs /* $NetBSD: db_memrw.c,v 1.24 2005/01/22 15:36:10 chs Exp $ */
2 1.1 gwr
3 1.13 gwr /*-
4 1.13 gwr * Copyright (c) 1996 The NetBSD Foundation, Inc.
5 1.1 gwr * All rights reserved.
6 1.1 gwr *
7 1.13 gwr * This code is derived from software contributed to The NetBSD Foundation
8 1.19 gwr * by Gordon W. Ross and Jeremy Cooper.
9 1.13 gwr *
10 1.1 gwr * Redistribution and use in source and binary forms, with or without
11 1.1 gwr * modification, are permitted provided that the following conditions
12 1.1 gwr * are met:
13 1.1 gwr * 1. Redistributions of source code must retain the above copyright
14 1.1 gwr * notice, this list of conditions and the following disclaimer.
15 1.1 gwr * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 gwr * notice, this list of conditions and the following disclaimer in the
17 1.1 gwr * documentation and/or other materials provided with the distribution.
18 1.13 gwr * 3. All advertising materials mentioning features or use of this software
19 1.13 gwr * must display the following acknowledgement:
20 1.13 gwr * This product includes software developed by the NetBSD
21 1.13 gwr * Foundation, Inc. and its contributors.
22 1.13 gwr * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.13 gwr * contributors may be used to endorse or promote products derived
24 1.13 gwr * from this software without specific prior written permission.
25 1.1 gwr *
26 1.13 gwr * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.13 gwr * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.13 gwr * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.15 gwr * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.15 gwr * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.13 gwr * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.13 gwr * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.13 gwr * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.13 gwr * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.13 gwr * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.13 gwr * POSSIBILITY OF SUCH DAMAGE.
37 1.1 gwr */
38 1.1 gwr
39 1.1 gwr /*
40 1.9 gwr * Interface to the debugger for virtual memory read/write.
41 1.12 gwr * This file is shared by DDB and KGDB, and must work even
42 1.12 gwr * when only KGDB is included (thus no db_printf calls).
43 1.9 gwr *
44 1.9 gwr * To write in the text segment, we have to first make
45 1.9 gwr * the page writable, do the write, then restore the PTE.
46 1.9 gwr * For writes outside the text segment, and all reads,
47 1.9 gwr * just do the access -- if it causes a fault, the debugger
48 1.9 gwr * will recover with a longjmp to an appropriate place.
49 1.9 gwr *
50 1.9 gwr * ALERT! If you want to access device registers with a
51 1.9 gwr * specific size, then the read/write functions have to
52 1.9 gwr * make sure to do the correct sized pointer access.
53 1.1 gwr */
54 1.23 lukem
55 1.23 lukem #include <sys/cdefs.h>
56 1.24 chs __KERNEL_RCSID(0, "$NetBSD: db_memrw.c,v 1.24 2005/01/22 15:36:10 chs Exp $");
57 1.1 gwr
58 1.1 gwr #include <sys/param.h>
59 1.14 gwr #include <sys/systm.h>
60 1.1 gwr #include <sys/proc.h>
61 1.1 gwr
62 1.20 mrg #include <uvm/uvm_extern.h>
63 1.1 gwr
64 1.19 gwr #include <machine/db_machdep.h>
65 1.10 gwr #include <machine/pte.h>
66 1.22 chs #include <m68k/cacheops.h>
67 1.19 gwr
68 1.19 gwr #include <sun3/sun3/machdep.h>
69 1.10 gwr
70 1.10 gwr #include <ddb/db_access.h>
71 1.14 gwr
72 1.14 gwr extern char etext[]; /* defined by the linker */
73 1.14 gwr extern char kernel_text[]; /* locore.s */
74 1.14 gwr
75 1.24 chs static void db_write_text(char *, size_t size, char *);
76 1.14 gwr
77 1.7 gwr
78 1.7 gwr /*
79 1.3 gwr * Read bytes from kernel address space for debugger.
80 1.5 gwr * This used to check for valid PTEs, but now that
81 1.5 gwr * traps in DDB work correctly, "Just Do It!"
82 1.3 gwr */
83 1.24 chs void
84 1.24 chs db_read_bytes(db_addr_t addr, size_t size, char *data)
85 1.3 gwr {
86 1.24 chs char *src = (char *)addr;
87 1.9 gwr
88 1.9 gwr if (size == 4) {
89 1.24 chs *((int *)data) = *((int *)src);
90 1.9 gwr return;
91 1.9 gwr }
92 1.9 gwr
93 1.9 gwr if (size == 2) {
94 1.24 chs *((short *)data) = *((short *)src);
95 1.9 gwr return;
96 1.9 gwr }
97 1.3 gwr
98 1.11 gwr while (size > 0) {
99 1.11 gwr --size;
100 1.5 gwr *data++ = *src++;
101 1.11 gwr }
102 1.3 gwr }
103 1.3 gwr
104 1.3 gwr /*
105 1.9 gwr * Write bytes somewhere in kernel text.
106 1.9 gwr * Makes text page writable temporarily.
107 1.1 gwr */
108 1.24 chs static void
109 1.24 chs db_write_text(char *dst, size_t size, char *data)
110 1.1 gwr {
111 1.24 chs int oldpte, tmppte;
112 1.21 tsutsui vaddr_t pgva, prevpg;
113 1.9 gwr
114 1.9 gwr /* Prevent restoring a garbage PTE. */
115 1.9 gwr if (size <= 0)
116 1.9 gwr return;
117 1.1 gwr
118 1.18 veego pgva = m68k_trunc_page((long)dst);
119 1.1 gwr
120 1.9 gwr goto firstpage;
121 1.9 gwr do {
122 1.9 gwr
123 1.9 gwr /*
124 1.9 gwr * If we are on a new page, restore the PTE
125 1.9 gwr * for the previous page, and make the new
126 1.9 gwr * page writable.
127 1.9 gwr */
128 1.18 veego pgva = m68k_trunc_page((long)dst);
129 1.9 gwr if (pgva != prevpg) {
130 1.9 gwr /*
131 1.9 gwr * Restore old PTE. No cache flush,
132 1.9 gwr * because the tmp PTE has no-cache.
133 1.9 gwr */
134 1.9 gwr set_pte(prevpg, oldpte);
135 1.9 gwr
136 1.9 gwr firstpage:
137 1.9 gwr /*
138 1.9 gwr * Flush the VAC to prevent a cache hit
139 1.9 gwr * on the old, read-only PTE.
140 1.9 gwr */
141 1.9 gwr #ifdef HAVECACHE
142 1.9 gwr if (cache_size)
143 1.9 gwr cache_flush_page(pgva);
144 1.9 gwr #endif
145 1.9 gwr oldpte = get_pte(pgva);
146 1.9 gwr if ((oldpte & PG_VALID) == 0) {
147 1.14 gwr printf(" address %p not a valid page\n", dst);
148 1.9 gwr return;
149 1.9 gwr }
150 1.19 gwr
151 1.19 gwr /*
152 1.19 gwr * Make the pte writable and non-cached.
153 1.19 gwr */
154 1.19 gwr tmppte = oldpte;
155 1.19 gwr #ifdef _SUN3_
156 1.19 gwr tmppte |= (PG_WRITE | PG_NC);
157 1.19 gwr #endif
158 1.19 gwr #ifdef _SUN3X_
159 1.19 gwr tmppte &= ~MMU_SHORT_PTE_WP;
160 1.19 gwr tmppte |= MMU_SHORT_PTE_CI;
161 1.19 gwr #endif
162 1.19 gwr
163 1.9 gwr set_pte(pgva, tmppte);
164 1.9 gwr prevpg = pgva;
165 1.9 gwr }
166 1.9 gwr
167 1.9 gwr /* Now we can write in this page of kernel text... */
168 1.9 gwr *dst++ = *data++;
169 1.1 gwr
170 1.9 gwr } while (--size > 0);
171 1.1 gwr
172 1.9 gwr /* Restore old PTE for the last page touched. */
173 1.9 gwr set_pte(prevpg, oldpte);
174 1.1 gwr
175 1.9 gwr /* Finally, clear the instruction cache. */
176 1.9 gwr ICIA();
177 1.1 gwr }
178 1.1 gwr
179 1.1 gwr /*
180 1.1 gwr * Write bytes to kernel address space for debugger.
181 1.1 gwr */
182 1.24 chs void
183 1.24 chs db_write_bytes(db_addr_t addr, size_t size, char *data)
184 1.1 gwr {
185 1.21 tsutsui char *dst = (char *)addr;
186 1.1 gwr
187 1.9 gwr /* If any part is in kernel text, use db_write_text() */
188 1.9 gwr if ((dst < etext) && ((dst + size) > kernel_text)) {
189 1.9 gwr db_write_text(dst, size, data);
190 1.9 gwr return;
191 1.1 gwr }
192 1.7 gwr
193 1.9 gwr if (size == 4) {
194 1.24 chs *((int *)dst) = *((int *)data);
195 1.9 gwr return;
196 1.9 gwr }
197 1.7 gwr
198 1.9 gwr if (size == 2) {
199 1.24 chs *((short *)dst) = *((short *)data);
200 1.9 gwr return;
201 1.9 gwr }
202 1.7 gwr
203 1.11 gwr while (size > 0) {
204 1.11 gwr --size;
205 1.9 gwr *dst++ = *data++;
206 1.11 gwr }
207 1.7 gwr }
208 1.7 gwr
209