Home | History | Annotate | Line # | Download | only in sun3x
iommu.h revision 1.3.4.1
      1  1.3.4.1  thorpej /*	$NetBSD: iommu.h,v 1.3.4.1 1997/10/14 10:19:47 thorpej Exp $	*/
      2      1.1      gwr 
      3      1.1      gwr /*-
      4      1.1      gwr  * Copyright (c) 1996 The NetBSD Foundation, Inc.
      5      1.1      gwr  * All rights reserved.
      6      1.1      gwr  *
      7      1.1      gwr  * This code is derived from software contributed to The NetBSD Foundation
      8      1.1      gwr  * by Jeremy Cooper.
      9      1.1      gwr  *
     10      1.1      gwr  * Redistribution and use in source and binary forms, with or without
     11      1.1      gwr  * modification, are permitted provided that the following conditions
     12      1.1      gwr  * are met:
     13      1.1      gwr  * 1. Redistributions of source code must retain the above copyright
     14      1.1      gwr  *    notice, this list of conditions and the following disclaimer.
     15      1.1      gwr  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.1      gwr  *    notice, this list of conditions and the following disclaimer in the
     17      1.1      gwr  *    documentation and/or other materials provided with the distribution.
     18      1.1      gwr  * 3. All advertising materials mentioning features or use of this software
     19      1.1      gwr  *    must display the following acknowledgement:
     20      1.1      gwr  *        This product includes software developed by the NetBSD
     21      1.1      gwr  *        Foundation, Inc. and its contributors.
     22      1.1      gwr  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23      1.1      gwr  *    contributors may be used to endorse or promote products derived
     24      1.1      gwr  *    from this software without specific prior written permission.
     25      1.1      gwr  *
     26      1.1      gwr  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27      1.1      gwr  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28      1.1      gwr  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29      1.1      gwr  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30      1.1      gwr  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31      1.1      gwr  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32      1.1      gwr  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33      1.1      gwr  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34      1.1      gwr  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35      1.1      gwr  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36      1.1      gwr  * POSSIBILITY OF SUCH DAMAGE.
     37      1.1      gwr  */
     38      1.1      gwr 
     39      1.1      gwr /*
     40      1.1      gwr  * Structure and definition of descriptors used in the I/O Mapper.
     41      1.1      gwr  */
     42      1.1      gwr #ifndef _SUN3X_IOMMU_H
     43      1.1      gwr #define _SUN3X_IOMMU_H
     44      1.1      gwr 
     45      1.1      gwr /* The I/O Mapper is a special type of MMU in the sun3x architecture
     46  1.3.4.1  thorpej  * (and supposedly in the sun4m as well) that translates an address used by a
     47  1.3.4.1  thorpej  * device during a DMA transfer into an address on the internal system bus.
     48  1.3.4.1  thorpej  * In other words, it is an MMU that stands between devices wishing to do DMA
     49  1.3.4.1  thorpej  * transfers and main memory.  In this description, the address issued by a
     50  1.3.4.1  thorpej  * DMA device is called a ``DVMA address'', while the address as it is
     51  1.3.4.1  thorpej  * translated and output from the I/O mapper is called a ``system bus address''
     52  1.3.4.1  thorpej  * (sometimes known as a ``physical address'').
     53      1.1      gwr  *
     54  1.3.4.1  thorpej  * The DVMA address space in the sun3x architecture is 24 bits wide, in
     55  1.3.4.1  thorpej  * contrast with the system bus address space, which is 32.  The mapping of a
     56  1.3.4.1  thorpej  * DVMA address to a system bus address is accomplished by dividing the DVMA
     57  1.3.4.1  thorpej  * address space into 2048 8K pages.  Each DVMA page is then mapped to a
     58  1.3.4.1  thorpej  * system bus address using a mapping described by a page descriptor entry
     59  1.3.4.1  thorpej  * within the I/O Mapper.  This 2048 entry, page descriptor table is located
     60  1.3.4.1  thorpej  * at physical address 0x60000000 in the sun3x architecture and can be
     61  1.3.4.1  thorpej  * manipulated by the CPU with normal read and write cycles.
     62      1.1      gwr  *
     63  1.3.4.1  thorpej  * In addition to describing an address mapping, a page descriptor entry also
     64  1.3.4.1  thorpej  * indicates whether the DVMA page is read-only, should be inhibited from
     65  1.3.4.1  thorpej  * caching by system caches, and whether or not DMA write transfers to it will
     66  1.3.4.1  thorpej  * be completed in 16 byte aligned blocks.  (This last item is used for cache
     67  1.3.4.1  thorpej  * optimization in sun3x systems with special DMA caches.)
     68      1.1      gwr  *
     69  1.3.4.1  thorpej  * Since not every DMA device is capable of addressing all 24 bits of the
     70  1.3.4.1  thorpej  * DVMA address space, each is wired so that the end of its address space is
     71  1.3.4.1  thorpej  * always flush against the end of the DVMA address space.  That is, a device
     72  1.3.4.1  thorpej  * with a 16 bit address space (and hence an address space size of 64k) is
     73  1.3.4.1  thorpej  * wired such that it accesses the top 64k of DVMA space.
     74      1.1      gwr  */
     75      1.1      gwr 
     76  1.3.4.1  thorpej /** I/O MAPPER Page Descriptor Entry
     77      1.1      gwr  *  31                                                             16
     78      1.1      gwr  *  +---.---.---.---.---.---.---.---.---.---.---.---.---.---.---.---+
     79      1.1      gwr  *  |              PAGE PHYSICAL ADDRESS BITS (31..13)              |
     80      1.1      gwr  *  +---.---.---+---.---.---.---.---.---+---+---+---+---+---+---.---+
     81      1.1      gwr  *  |           |          UNUSED       | CI| BX| M | U | WP|   DT  |
     82      1.1      gwr  *  +---.---.---+---.---.---.---.---.---+---+---+---+---+---+---.---+
     83      1.1      gwr  *  15                                                              0
     84      1.1      gwr  *
     85      1.1      gwr  * <CI> CACHE INHIBIT   - When set, prevents instructions and data from the
     86      1.1      gwr  *                        page from being cached in any system cache.
     87  1.3.4.1  thorpej  * <BX> FULL BLOCK XFER - When set, acts as an indicator to the caching system
     88  1.3.4.1  thorpej  *                        that all DMA transfers to this DVMA page will fill
     89  1.3.4.1  thorpej  *                        complete I/O cache blocks, eliminating the need for
     90  1.3.4.1  thorpej  *                        the cache block to be filled from main memory first
     91  1.3.4.1  thorpej  *                        before the DMA write can proceed to it.
     92      1.1      gwr  * <M>  MODIFIED        - Set when the cpu has modified (written to) the
     93      1.1      gwr  *                        physical page.
     94      1.1      gwr  * <U>  USED            - Set when the cpu has accessed the physical page.
     95      1.2   jeremy  * <WP> WRITE PROTECT   - When set, prevents all DMA devices from writing to
     96      1.2   jeremy  *                        the page.
     97      1.1      gwr  * <DT> DESCRIPTOR TYPE - One of the following values:
     98      1.1      gwr  *                        00 = Invalid page
     99      1.1      gwr  *                        01 = Valid page
    100      1.1      gwr  *                        1x = Invalid code for a page descriptor.
    101      1.1      gwr  */
    102      1.1      gwr struct iommu_pde_struct {
    103      1.1      gwr 	union {
    104      1.1      gwr 		struct {
    105      1.1      gwr 			u_int	pa:19;		/* Physical Address  */
    106      1.1      gwr 			u_int	unused:6;	/* Unused bits       */
    107      1.1      gwr 			u_int	ci:1;		/* Cache Inhibit     */
    108      1.1      gwr 			u_int	bx:1;		/* Full Block Xfer   */
    109      1.1      gwr 			u_int	m:1;		/* Modified bit      */
    110      1.1      gwr 			u_int	u:1;		/* Used bit          */
    111      1.1      gwr 			u_int	wp:1;		/* Write Protect bit */
    112      1.1      gwr 			u_int	dt:2;		/* Descriptor type   */
    113      1.1      gwr 			/* Masks for the above fields. */
    114      1.1      gwr #define	IOMMU_PDE_PA		0xFFFFE000
    115      1.1      gwr #define	IOMMU_PDE_UNUSED	0x00001F80
    116      1.1      gwr #define	IOMMU_PDE_CI		0x00000040
    117      1.1      gwr #define	IOMMU_PDE_BX		0x00000020
    118      1.1      gwr #define	IOMMU_PDE_M		0x00000010
    119      1.1      gwr #define	IOMMU_PDE_USED		0x00000008
    120      1.1      gwr #define	IOMMU_PDE_WP		0x00000004
    121      1.1      gwr #define IOMMU_PDE_DT		0x00000003
    122      1.1      gwr 			/* The descriptor types */
    123      1.1      gwr #define	IOMMU_PDE_DT_INVALID	0x00000000	/* Invalid page      */
    124      1.1      gwr #define	IOMMU_PDE_DT_VALID	0x00000001	/* Valid page        */
    125      1.1      gwr 		} stc;
    126      1.1      gwr 		u_int32_t	raw;	/* For unstructured access to the above */
    127      1.1      gwr 	} addr;
    128      1.1      gwr };
    129      1.1      gwr typedef struct iommu_pde_struct iommu_pde_t;
    130      1.1      gwr 
    131      1.1      gwr /* Constants */
    132      1.3   jeremy #define IOMMU_PAGE_SIZE		(8 * 1024)
    133      1.1      gwr #define	IOMMU_PAGE_SHIFT	13
    134      1.1      gwr 
    135      1.1      gwr /* Useful macros */
    136      1.1      gwr #define	IOMMU_PA_PDE(pde)	((pde).addr.raw & IOMMU_PDE_PA)
    137      1.1      gwr #define	IOMMU_VALID_DT(pde)	((pde).addr.raw & IOMMU_PDE_DT)	/* X1 */
    138      1.1      gwr #define IOMMU_BTOP(pa)		(((u_int) pa) >> IOMMU_PAGE_SHIFT)
    139      1.1      gwr 
    140      1.2   jeremy /* X1: This macro will incorrectly report the validity for entries which
    141      1.2   jeremy  * contain codes that are invalid.  (Do not confuse this with the code for
    142      1.2   jeremy  * 'invalid entry', which means that the descriptor is properly formed, but
    143      1.2   jeremy  * just not used.)
    144      1.1      gwr  */
    145      1.1      gwr 
    146      1.1      gwr /* Constants for the I/O mapper as used in the sun3x */
    147      1.1      gwr #define	IOMMU_NENT	2048	/* Number of entries in the map */
    148      1.1      gwr 
    149      1.2   jeremy #ifdef _KERNEL
    150      1.1      gwr /* Interfaces for manipulating the I/O mapper */
    151      1.1      gwr void iommu_enter __P((u_int32_t va, u_int32_t pa));
    152      1.1      gwr void iommu_remove __P((u_int32_t va, u_int32_t len));
    153      1.2   jeremy #endif /* _KERNEL */
    154      1.1      gwr 
    155      1.1      gwr #endif	/* _SUN3X_IOMMU_H */
    156