locore.s revision 1.14 1 1.14 jeremy /* $NetBSD: locore.s,v 1.14 1997/03/31 02:22:25 jeremy Exp $ */
2 1.1 gwr
3 1.1 gwr /*
4 1.1 gwr * Copyright (c) 1988 University of Utah.
5 1.1 gwr * Copyright (c) 1980, 1990, 1993
6 1.1 gwr * The Regents of the University of California. All rights reserved.
7 1.1 gwr *
8 1.1 gwr * This code is derived from software contributed to Berkeley by
9 1.1 gwr * the Systems Programming Group of the University of Utah Computer
10 1.1 gwr * Science Department.
11 1.1 gwr *
12 1.1 gwr * Redistribution and use in source and binary forms, with or without
13 1.1 gwr * modification, are permitted provided that the following conditions
14 1.1 gwr * are met:
15 1.1 gwr * 1. Redistributions of source code must retain the above copyright
16 1.1 gwr * notice, this list of conditions and the following disclaimer.
17 1.1 gwr * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 gwr * notice, this list of conditions and the following disclaimer in the
19 1.1 gwr * documentation and/or other materials provided with the distribution.
20 1.1 gwr * 3. All advertising materials mentioning features or use of this software
21 1.1 gwr * must display the following acknowledgement:
22 1.1 gwr * This product includes software developed by the University of
23 1.1 gwr * California, Berkeley and its contributors.
24 1.1 gwr * 4. Neither the name of the University nor the names of its contributors
25 1.1 gwr * may be used to endorse or promote products derived from this software
26 1.1 gwr * without specific prior written permission.
27 1.1 gwr *
28 1.1 gwr * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
29 1.1 gwr * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
30 1.1 gwr * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
31 1.1 gwr * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
32 1.1 gwr * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
33 1.1 gwr * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
34 1.1 gwr * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
35 1.1 gwr * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
36 1.1 gwr * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
37 1.1 gwr * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
38 1.1 gwr * SUCH DAMAGE.
39 1.1 gwr *
40 1.1 gwr * from: Utah $Hdr: locore.s 1.66 92/12/22$
41 1.1 gwr * @(#)locore.s 8.6 (Berkeley) 5/27/94
42 1.1 gwr */
43 1.1 gwr
44 1.1 gwr #include "assym.h"
45 1.1 gwr #include <machine/trap.h>
46 1.1 gwr
47 1.1 gwr | Remember this is a fun project!
48 1.1 gwr
49 1.1 gwr .data
50 1.1 gwr .globl _mon_crp
51 1.1 gwr _mon_crp:
52 1.1 gwr .long 0,0
53 1.1 gwr
54 1.1 gwr | This is for kvm_mkdb, and should be the address of the beginning
55 1.1 gwr | of the kernel text segment (not necessarily the same as kernbase).
56 1.1 gwr .text
57 1.1 gwr .globl _kernel_text
58 1.1 gwr _kernel_text:
59 1.1 gwr
60 1.1 gwr | This is the entry point, as well as the end of the temporary stack
61 1.1 gwr | used during process switch (one 8K page ending at start)
62 1.1 gwr .globl tmpstk
63 1.1 gwr tmpstk:
64 1.1 gwr .globl start
65 1.1 gwr start:
66 1.1 gwr | The first step, after disabling interrupts, is to map enough of the kernel
67 1.1 gwr | into high virtual address space so that we can use position dependent code.
68 1.1 gwr | This is a tricky task on the sun3x because the MMU is already enabled and
69 1.1 gwr | the ROM monitor provides no indication of where the root MMU table is mapped.
70 1.1 gwr | Therefore we must use one of the 68030's 'transparent translation' registers
71 1.1 gwr | to define a range in the address space where the MMU translation is
72 1.1 gwr | turned off. Once this is complete we can modify the MMU table directly
73 1.1 gwr | without the need for it to be mapped into virtual memory.
74 1.1 gwr | All code must be position independent until otherwise noted, as the
75 1.1 gwr | boot loader has loaded us into low memory but all the symbols in this
76 1.1 gwr | code have been linked high.
77 1.1 gwr movw #PSL_HIGHIPL, sr | no interrupts
78 1.1 gwr movl #KERNBASE, a5 | for vtop conversion
79 1.1 gwr lea _mon_crp, a0 | where to store the CRP
80 1.1 gwr subl a5, a0
81 1.1 gwr | Note: borrowing mon_crp for tt0 setup...
82 1.1 gwr movl #0x3F8107, a0@ | map the low 1GB v=p with the
83 1.14 jeremy .long 0xf0100800 | transparent translation reg0
84 1.14 jeremy | [ pmove a0@, tt0 ]
85 1.1 gwr | In order to map the kernel into high memory we will copy the root table
86 1.1 gwr | entry which maps the 16 megabytes of memory starting at 0x0 into the
87 1.1 gwr | entry which maps the 16 megabytes starting at KERNBASE.
88 1.1 gwr pmove crp, a0@ | Get monitor CPU root pointer
89 1.1 gwr movl a0@(4), a1 | 2nd word is PA of level A table
90 1.1 gwr
91 1.1 gwr movl a1, a0 | compute the descriptor address
92 1.1 gwr addl #0x3e0, a1 | for VA starting at KERNBASE
93 1.1 gwr movl a0@, a1@ | copy descriptor type
94 1.1 gwr movl a0@(4), a1@(4) | copy physical address
95 1.1 gwr
96 1.1 gwr | Kernel is now double mapped at zero and KERNBASE.
97 1.1 gwr | Force a long jump to the relocated code (high VA).
98 1.1 gwr movl #IC_CLEAR, d0 | Flush the I-cache
99 1.1 gwr movc d0, cacr
100 1.1 gwr jmp L_high_code:l | long jump
101 1.1 gwr
102 1.1 gwr L_high_code:
103 1.1 gwr | We are now running in the correctly relocated kernel, so
104 1.1 gwr | we are no longer restricted to position-independent code.
105 1.1 gwr | It is handy to leave transparent translation enabled while
106 1.1 gwr | for the low 1GB while __bootstrap() is doing its thing.
107 1.1 gwr
108 1.1 gwr | Do bootstrap stuff needed before main() gets called.
109 1.1 gwr | Our boot loader leaves a copy of the kernel's exec header
110 1.1 gwr | just before the start of the kernel text segment, so the
111 1.1 gwr | kernel can sanity-check the DDB symbols at [end...esym].
112 1.1 gwr | Pass the struct exec at tmpstk-32 to __bootstrap().
113 1.7 gwr | Also, make sure the initial frame pointer is zero so that
114 1.7 gwr | the backtrace algorithm used by KGDB terminates nicely.
115 1.1 gwr lea tmpstk-32, sp
116 1.6 gwr movl #0,a6
117 1.1 gwr jsr __bootstrap | See _startup.c
118 1.1 gwr
119 1.1 gwr | Now turn off the transparent translation of the low 1GB.
120 1.1 gwr | (this also flushes the ATC)
121 1.1 gwr clrl sp@-
122 1.14 jeremy .long 0xf0170800 | pmove sp@,tt0
123 1.1 gwr addql #4,sp
124 1.1 gwr
125 1.1 gwr | Now that __bootstrap() is done using the PROM functions,
126 1.1 gwr | we can safely set the sfc/dfc to something != FC_CONTROL
127 1.1 gwr moveq #FC_USERD, d0 | make movs access "user data"
128 1.1 gwr movc d0, sfc | space for copyin/copyout
129 1.1 gwr movc d0, dfc
130 1.1 gwr
131 1.1 gwr | Setup process zero user/kernel stacks.
132 1.1 gwr movl _proc0paddr,a1 | get proc0 pcb addr
133 1.1 gwr lea a1@(USPACE-4),sp | set SSP to last word
134 1.1 gwr movl #USRSTACK-4,a2
135 1.1 gwr movl a2,usp | init user SP
136 1.1 gwr
137 1.1 gwr | Note curpcb was already set in __bootstrap().
138 1.1 gwr | Will do fpu initialization during autoconfig (see fpu.c)
139 1.1 gwr | The interrupt vector table and stack are now ready.
140 1.1 gwr | Interrupts will be enabled later, AFTER autoconfiguration
141 1.1 gwr | is finished, to avoid spurrious interrupts.
142 1.1 gwr
143 1.1 gwr /*
144 1.1 gwr * Final preparation for calling main.
145 1.1 gwr *
146 1.1 gwr * Create a fake exception frame that returns to user mode,
147 1.1 gwr * and save its address in p->p_md.md_regs for cpu_fork().
148 1.1 gwr * The new frames for process 1 and 2 will be adjusted by
149 1.1 gwr * cpu_set_kpc() to arrange for a call to a kernel function
150 1.1 gwr * before the new process does its rte out to user mode.
151 1.1 gwr */
152 1.6 gwr clrw sp@- | tf_format,tf_vector
153 1.6 gwr clrl sp@- | tf_pc (filled in later)
154 1.6 gwr movw #PSL_USER,sp@- | tf_sr for user mode
155 1.6 gwr clrl sp@- | tf_stackadj
156 1.6 gwr lea sp@(-64),sp | tf_regs[16]
157 1.6 gwr movl sp,a1 | a1=trapframe
158 1.6 gwr lea _proc0,a0 | proc0.p_md.md_regs =
159 1.6 gwr movl a1,a0@(P_MDREGS) | trapframe
160 1.6 gwr movl a2,a1@(FR_SP) | a2 == usp (from above)
161 1.7 gwr pea a1@ | push &trapframe
162 1.6 gwr jbsr _main | main(&trapframe)
163 1.7 gwr addql #4,sp | help DDB backtrace
164 1.1 gwr trap #15 | should not get here
165 1.1 gwr
166 1.1 gwr | This is used by cpu_fork() to return to user mode.
167 1.1 gwr | It is called with SP pointing to a struct trapframe.
168 1.1 gwr .globl _proc_do_uret
169 1.1 gwr _proc_do_uret:
170 1.1 gwr movl sp@(FR_SP),a0 | grab and load
171 1.1 gwr movl a0,usp | user SP
172 1.1 gwr moveml sp@+,#0x7FFF | load most registers (all but SSP)
173 1.1 gwr addql #8,sp | pop SSP and stack adjust count
174 1.1 gwr rte
175 1.1 gwr
176 1.1 gwr /*
177 1.1 gwr * proc_trampoline:
178 1.1 gwr * This is used by cpu_set_kpc() to "push" a function call onto the
179 1.1 gwr * kernel stack of some process, very much like a signal delivery.
180 1.1 gwr * When we get here, the stack has:
181 1.1 gwr *
182 1.1 gwr * SP+8: switchframe from before cpu_set_kpc
183 1.1 gwr * SP+4: void *proc;
184 1.1 gwr * SP: u_long func;
185 1.1 gwr *
186 1.1 gwr * On entry, the switchframe pushed by cpu_set_kpc has already been
187 1.1 gwr * popped off the stack, so all this needs to do is pop the function
188 1.1 gwr * pointer into a register, call it, then pop the arg, and finally
189 1.1 gwr * return using the switchframe that remains on the stack.
190 1.1 gwr */
191 1.1 gwr .globl _proc_trampoline
192 1.1 gwr _proc_trampoline:
193 1.1 gwr movl sp@+,a0 | function pointer
194 1.1 gwr jbsr a0@ | (*func)(procp)
195 1.1 gwr addql #4,sp | toss the arg
196 1.1 gwr rts | as cpu_switch would do
197 1.1 gwr
198 1.1 gwr | That is all the assembly startup code we need on the sun3x!
199 1.1 gwr | The rest of this is like the hp300/locore.s where possible.
200 1.1 gwr
201 1.1 gwr /*
202 1.1 gwr * Trap/interrupt vector routines
203 1.1 gwr */
204 1.1 gwr
205 1.1 gwr .globl _buserr, _addrerr, _illinst, _zerodiv, _chkinst
206 1.1 gwr .globl _trapvinst, _privinst, _trace, _badtrap, _fmterr
207 1.1 gwr .globl _trap0, _trap1, _trap2, _trap12, _trap15
208 1.1 gwr .globl _coperr, _fpfline, _fpunsupp
209 1.1 gwr
210 1.1 gwr .globl _trap, _nofault, _longjmp
211 1.1 gwr _buserr:
212 1.1 gwr tstl _nofault | device probe?
213 1.1 gwr jeq _addrerr | no, handle as usual
214 1.1 gwr movl _nofault,sp@- | yes,
215 1.1 gwr jbsr _longjmp | longjmp(nofault)
216 1.1 gwr _addrerr:
217 1.1 gwr clrl sp@- | stack adjust count
218 1.1 gwr moveml #0xFFFF,sp@- | save user registers
219 1.1 gwr movl usp,a0 | save the user SP
220 1.1 gwr movl a0,sp@(FR_SP) | in the savearea
221 1.1 gwr lea sp@(FR_HW),a1 | grab base of HW berr frame
222 1.1 gwr moveq #0,d0
223 1.1 gwr movw a1@(10),d0 | grab SSW for fault processing
224 1.1 gwr btst #12,d0 | RB set?
225 1.1 gwr jeq LbeX0 | no, test RC
226 1.1 gwr bset #14,d0 | yes, must set FB
227 1.1 gwr movw d0,a1@(10) | for hardware too
228 1.1 gwr LbeX0:
229 1.1 gwr btst #13,d0 | RC set?
230 1.1 gwr jeq LbeX1 | no, skip
231 1.1 gwr bset #15,d0 | yes, must set FC
232 1.1 gwr movw d0,a1@(10) | for hardware too
233 1.1 gwr LbeX1:
234 1.1 gwr btst #8,d0 | data fault?
235 1.1 gwr jeq Lbe0 | no, check for hard cases
236 1.1 gwr movl a1@(16),d1 | fault address is as given in frame
237 1.1 gwr jra Lbe10 | thats it
238 1.1 gwr Lbe0:
239 1.1 gwr btst #4,a1@(6) | long (type B) stack frame?
240 1.1 gwr jne Lbe4 | yes, go handle
241 1.1 gwr movl a1@(2),d1 | no, can use save PC
242 1.1 gwr btst #14,d0 | FB set?
243 1.1 gwr jeq Lbe3 | no, try FC
244 1.1 gwr addql #4,d1 | yes, adjust address
245 1.1 gwr jra Lbe10 | done
246 1.1 gwr Lbe3:
247 1.1 gwr btst #15,d0 | FC set?
248 1.1 gwr jeq Lbe10 | no, done
249 1.1 gwr addql #2,d1 | yes, adjust address
250 1.1 gwr jra Lbe10 | done
251 1.1 gwr Lbe4:
252 1.1 gwr movl a1@(36),d1 | long format, use stage B address
253 1.1 gwr btst #15,d0 | FC set?
254 1.1 gwr jeq Lbe10 | no, all done
255 1.1 gwr subql #2,d1 | yes, adjust address
256 1.1 gwr Lbe10:
257 1.1 gwr movl d1,sp@- | push fault VA
258 1.1 gwr movl d0,sp@- | and padded SSW
259 1.1 gwr movw a1@(6),d0 | get frame format/vector offset
260 1.1 gwr andw #0x0FFF,d0 | clear out frame format
261 1.1 gwr cmpw #12,d0 | address error vector?
262 1.1 gwr jeq Lisaerr | yes, go to it
263 1.1 gwr
264 1.1 gwr /* MMU-specific code to determine reason for bus error. */
265 1.1 gwr movl d1,a0 | fault address
266 1.1 gwr movl sp@,d0 | function code from ssw
267 1.1 gwr btst #8,d0 | data fault?
268 1.1 gwr jne Lbe10a
269 1.1 gwr movql #1,d0 | user program access FC
270 1.1 gwr | (we dont separate data/program)
271 1.1 gwr btst #5,a1@ | supervisor mode?
272 1.1 gwr jeq Lbe10a | if no, done
273 1.1 gwr movql #5,d0 | else supervisor program access
274 1.1 gwr Lbe10a:
275 1.1 gwr ptestr d0,a0@,#7 | do a table search
276 1.1 gwr pmove psr,sp@ | save result
277 1.1 gwr movb sp@,d1
278 1.1 gwr btst #2,d1 | invalid? (incl. limit viol and berr)
279 1.1 gwr jeq Lmightnotbemerr | no -> wp check
280 1.1 gwr btst #7,d1 | is it MMU table berr?
281 1.1 gwr jeq Lismerr | no, must be fast
282 1.1 gwr jra Lisberr1 | real bus err needs not be fast
283 1.1 gwr Lmightnotbemerr:
284 1.1 gwr btst #3,d1 | write protect bit set?
285 1.1 gwr jeq Lisberr1 | no, must be bus error
286 1.1 gwr movl sp@,d0 | ssw into low word of d0
287 1.1 gwr andw #0xc0,d0 | write protect is set on page:
288 1.1 gwr cmpw #0x40,d0 | was it read cycle?
289 1.1 gwr jeq Lisberr1 | yes, was not WPE, must be bus err
290 1.1 gwr /* End of MMU-specific bus error code. */
291 1.1 gwr
292 1.1 gwr Lismerr:
293 1.1 gwr movl #T_MMUFLT,sp@- | show that we are an MMU fault
294 1.1 gwr jra Ltrapnstkadj | and deal with it
295 1.1 gwr Lisaerr:
296 1.1 gwr movl #T_ADDRERR,sp@- | mark address error
297 1.1 gwr jra Ltrapnstkadj | and deal with it
298 1.1 gwr Lisberr1:
299 1.1 gwr clrw sp@ | re-clear pad word
300 1.1 gwr Lisberr:
301 1.1 gwr movl #T_BUSERR,sp@- | mark bus error
302 1.1 gwr Ltrapnstkadj:
303 1.1 gwr jbsr _trap | handle the error
304 1.1 gwr lea sp@(12),sp | pop value args
305 1.1 gwr movl sp@(FR_SP),a0 | restore user SP
306 1.1 gwr movl a0,usp | from save area
307 1.1 gwr movw sp@(FR_ADJ),d0 | need to adjust stack?
308 1.1 gwr jne Lstkadj | yes, go to it
309 1.1 gwr moveml sp@+,#0x7FFF | no, restore most user regs
310 1.1 gwr addql #8,sp | toss SSP and stkadj
311 1.1 gwr jra rei | all done
312 1.1 gwr Lstkadj:
313 1.1 gwr lea sp@(FR_HW),a1 | pointer to HW frame
314 1.1 gwr addql #8,a1 | source pointer
315 1.1 gwr movl a1,a0 | source
316 1.1 gwr addw d0,a0 | + hole size = dest pointer
317 1.1 gwr movl a1@-,a0@- | copy
318 1.1 gwr movl a1@-,a0@- | 8 bytes
319 1.1 gwr movl a0,sp@(FR_SP) | new SSP
320 1.1 gwr moveml sp@+,#0x7FFF | restore user registers
321 1.1 gwr movl sp@,sp | and our SP
322 1.1 gwr jra rei | all done
323 1.1 gwr
324 1.1 gwr /*
325 1.1 gwr * FP exceptions.
326 1.1 gwr */
327 1.1 gwr _fpfline:
328 1.1 gwr clrl sp@- | stack adjust count
329 1.1 gwr moveml #0xFFFF,sp@- | save registers
330 1.1 gwr moveq #T_FPEMULI,d0 | denote as FP emulation trap
331 1.1 gwr jra fault | do it
332 1.1 gwr
333 1.1 gwr _fpunsupp:
334 1.1 gwr clrl sp@- | stack adjust count
335 1.1 gwr moveml #0xFFFF,sp@- | save registers
336 1.1 gwr moveq #T_FPEMULD,d0 | denote as FP emulation trap
337 1.1 gwr jra fault | do it
338 1.1 gwr
339 1.1 gwr /*
340 1.1 gwr * Handles all other FP coprocessor exceptions.
341 1.1 gwr * Note that since some FP exceptions generate mid-instruction frames
342 1.1 gwr * and may cause signal delivery, we need to test for stack adjustment
343 1.1 gwr * after the trap call.
344 1.1 gwr */
345 1.1 gwr .globl _fpfault
346 1.1 gwr _fpfault:
347 1.1 gwr clrl sp@- | stack adjust count
348 1.1 gwr moveml #0xFFFF,sp@- | save user registers
349 1.1 gwr movl usp,a0 | and save
350 1.1 gwr movl a0,sp@(FR_SP) | the user stack pointer
351 1.1 gwr clrl sp@- | no VA arg
352 1.1 gwr movl _curpcb,a0 | current pcb
353 1.1 gwr lea a0@(PCB_FPCTX),a0 | address of FP savearea
354 1.1 gwr fsave a0@ | save state
355 1.1 gwr tstb a0@ | null state frame?
356 1.1 gwr jeq Lfptnull | yes, safe
357 1.1 gwr clrw d0 | no, need to tweak BIU
358 1.1 gwr movb a0@(1),d0 | get frame size
359 1.1 gwr bset #3,a0@(0,d0:w) | set exc_pend bit of BIU
360 1.1 gwr Lfptnull:
361 1.1 gwr fmovem fpsr,sp@- | push fpsr as code argument
362 1.1 gwr frestore a0@ | restore state
363 1.1 gwr movl #T_FPERR,sp@- | push type arg
364 1.1 gwr jra Ltrapnstkadj | call trap and deal with stack cleanup
365 1.1 gwr
366 1.1 gwr /*
367 1.1 gwr * Coprocessor and format errors can generate mid-instruction stack
368 1.1 gwr * frames and cause signal delivery hence we need to check for potential
369 1.1 gwr * stack adjustment.
370 1.1 gwr */
371 1.1 gwr _coperr:
372 1.1 gwr clrl sp@- | stack adjust count
373 1.1 gwr moveml #0xFFFF,sp@-
374 1.1 gwr movl usp,a0 | get and save
375 1.1 gwr movl a0,sp@(FR_SP) | the user stack pointer
376 1.1 gwr clrl sp@- | no VA arg
377 1.1 gwr clrl sp@- | or code arg
378 1.1 gwr movl #T_COPERR,sp@- | push trap type
379 1.1 gwr jra Ltrapnstkadj | call trap and deal with stack adjustments
380 1.1 gwr
381 1.1 gwr _fmterr:
382 1.1 gwr clrl sp@- | stack adjust count
383 1.1 gwr moveml #0xFFFF,sp@-
384 1.1 gwr movl usp,a0 | get and save
385 1.1 gwr movl a0,sp@(FR_SP) | the user stack pointer
386 1.1 gwr clrl sp@- | no VA arg
387 1.1 gwr clrl sp@- | or code arg
388 1.1 gwr movl #T_FMTERR,sp@- | push trap type
389 1.1 gwr jra Ltrapnstkadj | call trap and deal with stack adjustments
390 1.1 gwr
391 1.1 gwr /*
392 1.1 gwr * Other exceptions only cause four and six word stack frame and require
393 1.1 gwr * no post-trap stack adjustment.
394 1.1 gwr */
395 1.1 gwr _illinst:
396 1.1 gwr clrl sp@-
397 1.1 gwr moveml #0xFFFF,sp@-
398 1.1 gwr moveq #T_ILLINST,d0
399 1.1 gwr jra fault
400 1.1 gwr
401 1.1 gwr _zerodiv:
402 1.1 gwr clrl sp@-
403 1.1 gwr moveml #0xFFFF,sp@-
404 1.1 gwr moveq #T_ZERODIV,d0
405 1.1 gwr jra fault
406 1.1 gwr
407 1.1 gwr _chkinst:
408 1.1 gwr clrl sp@-
409 1.1 gwr moveml #0xFFFF,sp@-
410 1.1 gwr moveq #T_CHKINST,d0
411 1.1 gwr jra fault
412 1.1 gwr
413 1.1 gwr _trapvinst:
414 1.1 gwr clrl sp@-
415 1.1 gwr moveml #0xFFFF,sp@-
416 1.1 gwr moveq #T_TRAPVINST,d0
417 1.1 gwr jra fault
418 1.1 gwr
419 1.1 gwr _privinst:
420 1.1 gwr clrl sp@-
421 1.1 gwr moveml #0xFFFF,sp@-
422 1.1 gwr moveq #T_PRIVINST,d0
423 1.1 gwr jra fault
424 1.1 gwr
425 1.1 gwr .globl fault
426 1.1 gwr fault:
427 1.1 gwr movl usp,a0 | get and save
428 1.1 gwr movl a0,sp@(FR_SP) | the user stack pointer
429 1.1 gwr clrl sp@- | no VA arg
430 1.1 gwr clrl sp@- | or code arg
431 1.1 gwr movl d0,sp@- | push trap type
432 1.1 gwr jbsr _trap | handle trap
433 1.1 gwr lea sp@(12),sp | pop value args
434 1.1 gwr movl sp@(FR_SP),a0 | restore
435 1.1 gwr movl a0,usp | user SP
436 1.1 gwr moveml sp@+,#0x7FFF | restore most user regs
437 1.1 gwr addql #8,sp | pop SP and stack adjust
438 1.1 gwr jra rei | all done
439 1.1 gwr
440 1.1 gwr .globl _straytrap
441 1.1 gwr _badtrap:
442 1.1 gwr clrl sp@- | stack adjust count
443 1.1 gwr moveml #0xFFFF,sp@- | save std frame regs
444 1.1 gwr jbsr _straytrap | report
445 1.1 gwr moveml sp@+,#0xFFFF | restore regs
446 1.1 gwr addql #4, sp | stack adjust count
447 1.1 gwr jra rei | all done
448 1.1 gwr
449 1.1 gwr /*
450 1.1 gwr * Trap 0 is for system calls
451 1.1 gwr */
452 1.1 gwr .globl _syscall
453 1.1 gwr _trap0:
454 1.1 gwr clrl sp@- | stack adjust count
455 1.1 gwr moveml #0xFFFF,sp@- | save user registers
456 1.1 gwr movl usp,a0 | save the user SP
457 1.1 gwr movl a0,sp@(FR_SP) | in the savearea
458 1.1 gwr movl d0,sp@- | push syscall number
459 1.1 gwr jbsr _syscall | handle it
460 1.1 gwr addql #4,sp | pop syscall arg
461 1.1 gwr movl sp@(FR_SP),a0 | grab and restore
462 1.1 gwr movl a0,usp | user SP
463 1.1 gwr moveml sp@+,#0x7FFF | restore most registers
464 1.1 gwr addql #8,sp | pop SP and stack adjust
465 1.1 gwr jra rei | all done
466 1.1 gwr
467 1.1 gwr /*
468 1.11 gwr * Trap 1 action depends on the emulation type:
469 1.11 gwr * NetBSD: sigreturn "syscall"
470 1.11 gwr * HPUX: user breakpoint
471 1.1 gwr */
472 1.1 gwr _trap1:
473 1.1 gwr #if 0 /* COMPAT_HPUX */
474 1.1 gwr /* If process is HPUX, this is a user breakpoint. */
475 1.11 gwr jne _trap15 | HPUX user breakpoint
476 1.1 gwr #endif
477 1.11 gwr jra sigreturn | NetBSD
478 1.1 gwr
479 1.1 gwr /*
480 1.11 gwr * Trap 2 action depends on the emulation type:
481 1.11 gwr * NetBSD: user breakpoint -- See XXX below...
482 1.11 gwr * SunOS: cache flush
483 1.11 gwr * HPUX: sigreturn
484 1.1 gwr */
485 1.1 gwr _trap2:
486 1.1 gwr #if 0 /* COMPAT_HPUX */
487 1.11 gwr /* If process is HPUX, this is a sigreturn call */
488 1.1 gwr jne sigreturn
489 1.1 gwr #endif
490 1.11 gwr jra _trap15 | NetBSD user breakpoint
491 1.11 gwr | XXX - Make NetBSD use trap 15 for breakpoints?
492 1.11 gwr | XXX - That way, we can allow this cache flush...
493 1.11 gwr | XXX SunOS trap #2 (and NetBSD?)
494 1.11 gwr | Flush on-chip cache (leave it enabled)
495 1.11 gwr | movl #CACHE_CLR,d0
496 1.11 gwr | movc d0,cacr
497 1.11 gwr | rte
498 1.11 gwr
499 1.11 gwr /*
500 1.11 gwr * Trap 12 is the entry point for the cachectl "syscall"
501 1.11 gwr * cachectl(command, addr, length)
502 1.11 gwr * command in d0, addr in a1, length in d1
503 1.11 gwr */
504 1.11 gwr .globl _cachectl
505 1.11 gwr _trap12:
506 1.11 gwr movl d1,sp@- | push length
507 1.11 gwr movl a1,sp@- | push addr
508 1.11 gwr movl d0,sp@- | push command
509 1.11 gwr jbsr _cachectl | do it
510 1.11 gwr lea sp@(12),sp | pop args
511 1.11 gwr jra rei | all done
512 1.1 gwr
513 1.1 gwr /*
514 1.1 gwr * Trace (single-step) trap. Kernel-mode is special.
515 1.1 gwr * User mode traps are simply passed on to trap().
516 1.1 gwr */
517 1.1 gwr _trace:
518 1.1 gwr clrl sp@- | stack adjust count
519 1.1 gwr moveml #0xFFFF,sp@-
520 1.1 gwr moveq #T_TRACE,d0
521 1.11 gwr btst #5,sp@(FR_HW) | was supervisor mode?
522 1.11 gwr jne kbrkpt | yes, kernel brkpt
523 1.1 gwr jra fault | no, user-mode fault
524 1.1 gwr
525 1.1 gwr /*
526 1.1 gwr * Trap 15 is used for:
527 1.1 gwr * - GDB breakpoints (in user programs)
528 1.1 gwr * - KGDB breakpoints (in the kernel)
529 1.1 gwr * - trace traps for SUN binaries (not fully supported yet)
530 1.11 gwr * User mode traps are simply passed to trap().
531 1.1 gwr */
532 1.1 gwr _trap15:
533 1.1 gwr clrl sp@- | stack adjust count
534 1.1 gwr moveml #0xFFFF,sp@-
535 1.1 gwr moveq #T_TRAP15,d0
536 1.11 gwr btst #5,sp@(FR_HW) | was supervisor mode?
537 1.11 gwr jne kbrkpt | yes, kernel brkpt
538 1.1 gwr jra fault | no, user-mode fault
539 1.1 gwr
540 1.11 gwr kbrkpt:
541 1.11 gwr | Kernel-mode breakpoint or trace trap. (d0=trap_type)
542 1.1 gwr | Save the system sp rather than the user sp.
543 1.1 gwr movw #PSL_HIGHIPL,sr | lock out interrupts
544 1.1 gwr lea sp@(FR_SIZE),a6 | Save stack pointer
545 1.1 gwr movl a6,sp@(FR_SP) | from before trap
546 1.1 gwr
547 1.1 gwr | If we are not on tmpstk switch to it.
548 1.1 gwr | (so debugger can change the stack pointer)
549 1.1 gwr movl a6,d1
550 1.1 gwr cmpl #tmpstk,d1
551 1.1 gwr jls Lbrkpt2 | already on tmpstk
552 1.1 gwr | Copy frame to the temporary stack
553 1.1 gwr movl sp,a0 | a0=src
554 1.1 gwr lea tmpstk-96,a1 | a1=dst
555 1.1 gwr movl a1,sp | sp=new frame
556 1.1 gwr moveq #FR_SIZE,d1
557 1.1 gwr Lbrkpt1:
558 1.1 gwr movl a0@+,a1@+
559 1.1 gwr subql #4,d1
560 1.1 gwr bgt Lbrkpt1
561 1.1 gwr
562 1.1 gwr Lbrkpt2:
563 1.11 gwr | Call the trap handler for the kernel debugger.
564 1.6 gwr | Do not call trap() to handle it, so that we can
565 1.1 gwr | set breakpoints in trap() if we want. We know
566 1.1 gwr | the trap type is either T_TRACE or T_BREAKPOINT.
567 1.6 gwr movl d0,sp@- | push trap type
568 1.6 gwr jbsr _trap_kdebug
569 1.6 gwr addql #4,sp | pop args
570 1.6 gwr
571 1.1 gwr | The stack pointer may have been modified, or
572 1.1 gwr | data below it modified (by kgdb push call),
573 1.1 gwr | so push the hardware frame at the current sp
574 1.1 gwr | before restoring registers and returning.
575 1.1 gwr movl sp@(FR_SP),a0 | modified sp
576 1.1 gwr lea sp@(FR_SIZE),a1 | end of our frame
577 1.1 gwr movl a1@-,a0@- | copy 2 longs with
578 1.1 gwr movl a1@-,a0@- | ... predecrement
579 1.1 gwr movl a0,sp@(FR_SP) | sp = h/w frame
580 1.1 gwr moveml sp@+,#0x7FFF | restore all but sp
581 1.1 gwr movl sp@,sp | ... and sp
582 1.1 gwr rte | all done
583 1.1 gwr
584 1.11 gwr /* Use common m68k sigreturn */
585 1.11 gwr #include <m68k/m68k/sigreturn.s>
586 1.1 gwr
587 1.1 gwr /*
588 1.1 gwr * Interrupt handlers. Most are auto-vectored,
589 1.1 gwr * and hard-wired the same way on all sun3 models.
590 1.1 gwr * Format in the stack is:
591 1.1 gwr * d0,d1,a0,a1, sr, pc, vo
592 1.1 gwr */
593 1.1 gwr
594 1.1 gwr #define INTERRUPT_SAVEREG \
595 1.1 gwr moveml #0xC0C0,sp@-
596 1.1 gwr
597 1.1 gwr #define INTERRUPT_RESTORE \
598 1.1 gwr moveml sp@+,#0x0303
599 1.1 gwr
600 1.1 gwr /*
601 1.1 gwr * This is the common auto-vector interrupt handler,
602 1.1 gwr * for which the CPU provides the vector=0x18+level.
603 1.1 gwr * These are installed in the interrupt vector table.
604 1.1 gwr */
605 1.1 gwr .align 2
606 1.1 gwr .globl __isr_autovec, _isr_autovec
607 1.1 gwr __isr_autovec:
608 1.1 gwr INTERRUPT_SAVEREG
609 1.1 gwr jbsr _isr_autovec
610 1.1 gwr INTERRUPT_RESTORE
611 1.1 gwr jra rei
612 1.1 gwr
613 1.1 gwr /* clock: see clock.c */
614 1.1 gwr .align 2
615 1.1 gwr .globl __isr_clock, _clock_intr
616 1.1 gwr __isr_clock:
617 1.1 gwr INTERRUPT_SAVEREG
618 1.1 gwr jbsr _clock_intr
619 1.1 gwr INTERRUPT_RESTORE
620 1.1 gwr jra rei
621 1.1 gwr
622 1.1 gwr | Handler for all vectored interrupts (i.e. VME interrupts)
623 1.1 gwr .align 2
624 1.1 gwr .globl __isr_vectored, _isr_vectored
625 1.1 gwr __isr_vectored:
626 1.1 gwr INTERRUPT_SAVEREG
627 1.1 gwr jbsr _isr_vectored
628 1.1 gwr INTERRUPT_RESTORE
629 1.1 gwr jra rei
630 1.1 gwr
631 1.1 gwr #undef INTERRUPT_SAVEREG
632 1.1 gwr #undef INTERRUPT_RESTORE
633 1.1 gwr
634 1.1 gwr /* interrupt counters (needed by vmstat) */
635 1.1 gwr .globl _intrcnt,_eintrcnt,_intrnames,_eintrnames
636 1.1 gwr _intrnames:
637 1.1 gwr .asciz "spur" | 0
638 1.1 gwr .asciz "lev1" | 1
639 1.1 gwr .asciz "lev2" | 2
640 1.1 gwr .asciz "lev3" | 3
641 1.1 gwr .asciz "lev4" | 4
642 1.1 gwr .asciz "clock" | 5
643 1.1 gwr .asciz "lev6" | 6
644 1.1 gwr .asciz "nmi" | 7
645 1.1 gwr _eintrnames:
646 1.1 gwr
647 1.1 gwr .data
648 1.1 gwr .even
649 1.1 gwr _intrcnt:
650 1.1 gwr .long 0,0,0,0,0,0,0,0,0,0
651 1.1 gwr _eintrcnt:
652 1.1 gwr .text
653 1.1 gwr
654 1.1 gwr /*
655 1.1 gwr * Emulation of VAX REI instruction.
656 1.1 gwr *
657 1.1 gwr * This code is (mostly) un-altered from the hp300 code,
658 1.1 gwr * except that sun machines do not need a simulated SIR
659 1.1 gwr * because they have a real software interrupt register.
660 1.1 gwr *
661 1.1 gwr * This code deals with checking for and servicing ASTs
662 1.1 gwr * (profiling, scheduling) and software interrupts (network, softclock).
663 1.1 gwr * We check for ASTs first, just like the VAX. To avoid excess overhead
664 1.1 gwr * the T_ASTFLT handling code will also check for software interrupts so we
665 1.1 gwr * do not have to do it here. After identifying that we need an AST we
666 1.1 gwr * drop the IPL to allow device interrupts.
667 1.1 gwr *
668 1.1 gwr * This code is complicated by the fact that sendsig may have been called
669 1.1 gwr * necessitating a stack cleanup.
670 1.1 gwr */
671 1.1 gwr
672 1.1 gwr .globl _astpending
673 1.1 gwr .globl rei
674 1.1 gwr rei:
675 1.1 gwr #ifdef DIAGNOSTIC
676 1.1 gwr tstl _panicstr | have we paniced?
677 1.1 gwr jne Ldorte | yes, do not make matters worse
678 1.1 gwr #endif
679 1.1 gwr tstl _astpending | AST pending?
680 1.1 gwr jeq Ldorte | no, done
681 1.1 gwr Lrei1:
682 1.1 gwr btst #5,sp@ | yes, are we returning to user mode?
683 1.1 gwr jne Ldorte | no, done
684 1.1 gwr movw #PSL_LOWIPL,sr | lower SPL
685 1.1 gwr clrl sp@- | stack adjust
686 1.1 gwr moveml #0xFFFF,sp@- | save all registers
687 1.1 gwr movl usp,a1 | including
688 1.1 gwr movl a1,sp@(FR_SP) | the users SP
689 1.1 gwr clrl sp@- | VA == none
690 1.1 gwr clrl sp@- | code == none
691 1.1 gwr movl #T_ASTFLT,sp@- | type == async system trap
692 1.1 gwr jbsr _trap | go handle it
693 1.1 gwr lea sp@(12),sp | pop value args
694 1.1 gwr movl sp@(FR_SP),a0 | restore user SP
695 1.1 gwr movl a0,usp | from save area
696 1.1 gwr movw sp@(FR_ADJ),d0 | need to adjust stack?
697 1.1 gwr jne Laststkadj | yes, go to it
698 1.1 gwr moveml sp@+,#0x7FFF | no, restore most user regs
699 1.1 gwr addql #8,sp | toss SP and stack adjust
700 1.1 gwr rte | and do real RTE
701 1.1 gwr Laststkadj:
702 1.1 gwr lea sp@(FR_HW),a1 | pointer to HW frame
703 1.1 gwr addql #8,a1 | source pointer
704 1.1 gwr movl a1,a0 | source
705 1.1 gwr addw d0,a0 | + hole size = dest pointer
706 1.1 gwr movl a1@-,a0@- | copy
707 1.1 gwr movl a1@-,a0@- | 8 bytes
708 1.1 gwr movl a0,sp@(FR_SP) | new SSP
709 1.1 gwr moveml sp@+,#0x7FFF | restore user registers
710 1.1 gwr movl sp@,sp | and our SP
711 1.1 gwr Ldorte:
712 1.1 gwr rte | real return
713 1.1 gwr
714 1.1 gwr /*
715 1.1 gwr * Initialization is at the beginning of this file, because the
716 1.1 gwr * kernel entry point needs to be at zero for compatibility with
717 1.1 gwr * the Sun boot loader. This works on Sun machines because the
718 1.1 gwr * interrupt vector table for reset is NOT at address zero.
719 1.1 gwr * (The MMU has a "boot" bit that forces access to the PROM)
720 1.1 gwr */
721 1.1 gwr
722 1.1 gwr /*
723 1.1 gwr * Signal "trampoline" code (18 bytes). Invoked from RTE setup by sendsig().
724 1.1 gwr *
725 1.1 gwr * Stack looks like:
726 1.1 gwr *
727 1.1 gwr * sp+0 -> signal number
728 1.1 gwr * sp+4 signal specific code
729 1.1 gwr * sp+8 pointer to signal context frame (scp)
730 1.1 gwr * sp+12 address of handler
731 1.1 gwr * sp+16 saved hardware state
732 1.1 gwr * .
733 1.1 gwr * .
734 1.1 gwr * scp+0-> beginning of signal context frame
735 1.1 gwr */
736 1.1 gwr .globl _sigcode, _esigcode
737 1.1 gwr .data
738 1.1 gwr .align 2
739 1.1 gwr _sigcode: /* Found at address: 0x0DFFffdc */
740 1.1 gwr movl sp@(12),a0 | signal handler addr (4 bytes)
741 1.1 gwr jsr a0@ | call signal handler (2 bytes)
742 1.1 gwr addql #4,sp | pop signo (2 bytes)
743 1.1 gwr trap #1 | special syscall entry (2 bytes)
744 1.1 gwr movl d0,sp@(4) | save errno (4 bytes)
745 1.1 gwr moveq #1,d0 | syscall == exit (2 bytes)
746 1.1 gwr trap #0 | exit(errno) (2 bytes)
747 1.1 gwr .align 2
748 1.1 gwr _esigcode:
749 1.1 gwr .text
750 1.1 gwr
751 1.1 gwr /* XXX - hp300 still has icode here... */
752 1.1 gwr
753 1.1 gwr /*
754 1.1 gwr * Primitives
755 1.1 gwr */
756 1.1 gwr #include <machine/asm.h>
757 1.1 gwr
758 1.1 gwr /*
759 1.12 thorpej * Use common m68k support routines.
760 1.1 gwr */
761 1.12 thorpej #include <m68k/m68k/support.s>
762 1.1 gwr
763 1.1 gwr /*
764 1.1 gwr * The following primitives manipulate the run queues.
765 1.1 gwr * _whichqs tells which of the 32 queues _qs have processes in them.
766 1.1 gwr * Setrunqueue puts processes into queues, Remrunqueue removes them
767 1.1 gwr * from queues. The running process is on no queue, other processes
768 1.1 gwr * are on a queue related to p->p_priority, divided by 4 actually to
769 1.1 gwr * shrink the 0-127 range of priorities into the 32 available queues.
770 1.1 gwr */
771 1.1 gwr
772 1.1 gwr .globl _whichqs,_qs,_cnt,_panic
773 1.1 gwr .globl _curproc
774 1.1 gwr .comm _want_resched,4
775 1.1 gwr
776 1.1 gwr /*
777 1.1 gwr * setrunqueue(p)
778 1.1 gwr *
779 1.1 gwr * Call should be made at splclock(), and p->p_stat should be SRUN
780 1.1 gwr */
781 1.1 gwr ENTRY(setrunqueue)
782 1.1 gwr movl sp@(4),a0
783 1.1 gwr #ifdef DIAGNOSTIC
784 1.1 gwr tstl a0@(P_BACK)
785 1.1 gwr jne Lset1
786 1.1 gwr tstl a0@(P_WCHAN)
787 1.1 gwr jne Lset1
788 1.1 gwr cmpb #SRUN,a0@(P_STAT)
789 1.1 gwr jne Lset1
790 1.1 gwr #endif
791 1.1 gwr clrl d0
792 1.1 gwr movb a0@(P_PRIORITY),d0
793 1.1 gwr lsrb #2,d0
794 1.1 gwr movl _whichqs,d1
795 1.1 gwr bset d0,d1
796 1.1 gwr movl d1,_whichqs
797 1.1 gwr lslb #3,d0
798 1.1 gwr addl #_qs,d0
799 1.1 gwr movl d0,a0@(P_FORW)
800 1.1 gwr movl d0,a1
801 1.1 gwr movl a1@(P_BACK),a0@(P_BACK)
802 1.1 gwr movl a0,a1@(P_BACK)
803 1.1 gwr movl a0@(P_BACK),a1
804 1.1 gwr movl a0,a1@(P_FORW)
805 1.1 gwr rts
806 1.1 gwr #ifdef DIAGNOSTIC
807 1.1 gwr Lset1:
808 1.1 gwr movl #Lset2,sp@-
809 1.1 gwr jbsr _panic
810 1.1 gwr Lset2:
811 1.1 gwr .asciz "setrunqueue"
812 1.1 gwr .even
813 1.1 gwr #endif
814 1.1 gwr
815 1.1 gwr /*
816 1.1 gwr * remrunqueue(p)
817 1.1 gwr *
818 1.1 gwr * Call should be made at splclock().
819 1.1 gwr */
820 1.1 gwr ENTRY(remrunqueue)
821 1.1 gwr movl sp@(4),a0 | proc *p
822 1.1 gwr clrl d0
823 1.1 gwr movb a0@(P_PRIORITY),d0
824 1.1 gwr lsrb #2,d0
825 1.1 gwr movl _whichqs,d1
826 1.1 gwr bclr d0,d1 | if ((d1 & (1 << d0)) == 0)
827 1.1 gwr jeq Lrem2 | panic (empty queue)
828 1.1 gwr movl d1,_whichqs
829 1.1 gwr movl a0@(P_FORW),a1
830 1.1 gwr movl a0@(P_BACK),a1@(P_BACK)
831 1.1 gwr movl a0@(P_BACK),a1
832 1.1 gwr movl a0@(P_FORW),a1@(P_FORW)
833 1.1 gwr movl #_qs,a1
834 1.1 gwr movl d0,d1
835 1.1 gwr lslb #3,d1
836 1.1 gwr addl d1,a1
837 1.1 gwr cmpl a1@(P_FORW),a1
838 1.1 gwr jeq Lrem1
839 1.1 gwr movl _whichqs,d1
840 1.1 gwr bset d0,d1
841 1.1 gwr movl d1,_whichqs
842 1.1 gwr Lrem1:
843 1.1 gwr clrl a0@(P_BACK)
844 1.1 gwr rts
845 1.1 gwr Lrem2:
846 1.1 gwr movl #Lrem3,sp@-
847 1.1 gwr jbsr _panic
848 1.1 gwr Lrem3:
849 1.1 gwr .asciz "remrunqueue"
850 1.6 gwr .even
851 1.1 gwr
852 1.1 gwr | Message for Lbadsw panic
853 1.1 gwr Lsw0:
854 1.1 gwr .asciz "cpu_switch"
855 1.1 gwr .even
856 1.1 gwr
857 1.1 gwr .globl _curpcb
858 1.1 gwr .globl _masterpaddr | XXX compatibility (debuggers)
859 1.1 gwr .data
860 1.1 gwr _masterpaddr: | XXX compatibility (debuggers)
861 1.1 gwr _curpcb:
862 1.1 gwr .long 0
863 1.1 gwr .comm nullpcb,SIZEOF_PCB
864 1.1 gwr .text
865 1.1 gwr
866 1.1 gwr /*
867 1.1 gwr * At exit of a process, do a cpu_switch for the last time.
868 1.1 gwr * Switch to a safe stack and PCB, and deallocate the process's resources.
869 1.1 gwr * The ipl is high enough to prevent the memory from being reallocated.
870 1.1 gwr */
871 1.1 gwr ENTRY(switch_exit)
872 1.1 gwr movl sp@(4),a0 | struct proc *p
873 1.1 gwr movl #nullpcb,_curpcb | save state into garbage pcb
874 1.1 gwr lea tmpstk,sp | goto a tmp stack
875 1.1 gwr movl a0,sp@- | pass proc ptr down
876 1.1 gwr
877 1.1 gwr /* Free old process's u-area. */
878 1.1 gwr movl #USPACE,sp@- | size of u-area
879 1.1 gwr movl a0@(P_ADDR),sp@- | address of process's u-area
880 1.1 gwr movl _kernel_map,sp@- | map it was allocated in
881 1.1 gwr jbsr _kmem_free | deallocate it
882 1.1 gwr lea sp@(12),sp | pop args
883 1.1 gwr
884 1.1 gwr jra _cpu_switch
885 1.1 gwr
886 1.1 gwr /*
887 1.1 gwr * When no processes are on the runq, cpu_switch() branches to idle
888 1.1 gwr * to wait for something to come ready.
889 1.1 gwr */
890 1.1 gwr .data
891 1.1 gwr .globl _Idle_count
892 1.1 gwr _Idle_count:
893 1.1 gwr .long 0
894 1.1 gwr .text
895 1.1 gwr
896 1.1 gwr .globl Idle
897 1.1 gwr Lidle:
898 1.1 gwr stop #PSL_LOWIPL
899 1.1 gwr Idle:
900 1.1 gwr movw #PSL_HIGHIPL,sr
901 1.1 gwr addql #1, _Idle_count
902 1.1 gwr tstl _whichqs
903 1.1 gwr jeq Lidle
904 1.1 gwr movw #PSL_LOWIPL,sr
905 1.1 gwr jra Lsw1
906 1.1 gwr
907 1.1 gwr Lbadsw:
908 1.1 gwr movl #Lsw0,sp@-
909 1.1 gwr jbsr _panic
910 1.1 gwr /*NOTREACHED*/
911 1.1 gwr
912 1.1 gwr /*
913 1.1 gwr * cpu_switch()
914 1.1 gwr * Hacked for sun3
915 1.1 gwr * XXX - Arg 1 is a proc pointer (curproc) but this doesn't use it.
916 1.1 gwr * XXX - Sould we use p->p_addr instead of curpcb? -gwr
917 1.1 gwr */
918 1.1 gwr ENTRY(cpu_switch)
919 1.1 gwr movl _curpcb,a1 | current pcb
920 1.1 gwr movw sr,a1@(PCB_PS) | save sr before changing ipl
921 1.1 gwr #ifdef notyet
922 1.1 gwr movl _curproc,sp@- | remember last proc running
923 1.1 gwr #endif
924 1.1 gwr clrl _curproc
925 1.1 gwr
926 1.1 gwr Lsw1:
927 1.1 gwr /*
928 1.1 gwr * Find the highest-priority queue that isn't empty,
929 1.1 gwr * then take the first proc from that queue.
930 1.1 gwr */
931 1.1 gwr clrl d0
932 1.1 gwr lea _whichqs,a0
933 1.1 gwr movl a0@,d1
934 1.1 gwr Lswchk:
935 1.1 gwr btst d0,d1
936 1.1 gwr jne Lswfnd
937 1.1 gwr addqb #1,d0
938 1.1 gwr cmpb #32,d0
939 1.1 gwr jne Lswchk
940 1.1 gwr jra Idle
941 1.1 gwr Lswfnd:
942 1.1 gwr movw #PSL_HIGHIPL,sr | lock out interrupts
943 1.1 gwr movl a0@,d1 | and check again...
944 1.1 gwr bclr d0,d1
945 1.1 gwr jeq Lsw1 | proc moved, rescan
946 1.1 gwr movl d1,a0@ | update whichqs
947 1.1 gwr moveq #1,d1 | double check for higher priority
948 1.1 gwr lsll d0,d1 | process (which may have snuck in
949 1.1 gwr subql #1,d1 | while we were finding this one)
950 1.1 gwr andl a0@,d1
951 1.1 gwr jeq Lswok | no one got in, continue
952 1.1 gwr movl a0@,d1
953 1.1 gwr bset d0,d1 | otherwise put this one back
954 1.1 gwr movl d1,a0@
955 1.1 gwr jra Lsw1 | and rescan
956 1.1 gwr Lswok:
957 1.1 gwr movl d0,d1
958 1.1 gwr lslb #3,d1 | convert queue number to index
959 1.1 gwr addl #_qs,d1 | locate queue (q)
960 1.1 gwr movl d1,a1
961 1.1 gwr cmpl a1@(P_FORW),a1 | anyone on queue?
962 1.1 gwr jeq Lbadsw | no, panic
963 1.1 gwr movl a1@(P_FORW),a0 | p = q->p_forw
964 1.1 gwr movl a0@(P_FORW),a1@(P_FORW) | q->p_forw = p->p_forw
965 1.1 gwr movl a0@(P_FORW),a1 | q = p->p_forw
966 1.1 gwr movl a0@(P_BACK),a1@(P_BACK) | q->p_back = p->p_back
967 1.1 gwr cmpl a0@(P_FORW),d1 | anyone left on queue?
968 1.1 gwr jeq Lsw2 | no, skip
969 1.1 gwr movl _whichqs,d1
970 1.1 gwr bset d0,d1 | yes, reset bit
971 1.1 gwr movl d1,_whichqs
972 1.1 gwr Lsw2:
973 1.1 gwr movl a0,_curproc
974 1.1 gwr clrl _want_resched
975 1.1 gwr #ifdef notyet
976 1.1 gwr movl sp@+,a1 | XXX - Make this work!
977 1.1 gwr cmpl a0,a1 | switching to same proc?
978 1.1 gwr jeq Lswdone | yes, skip save and restore
979 1.1 gwr #endif
980 1.1 gwr /*
981 1.1 gwr * Save state of previous process in its pcb.
982 1.1 gwr */
983 1.1 gwr movl _curpcb,a1
984 1.1 gwr moveml #0xFCFC,a1@(PCB_REGS) | save non-scratch registers
985 1.1 gwr movl usp,a2 | grab USP (a2 has been saved)
986 1.1 gwr movl a2,a1@(PCB_USP) | and save it
987 1.1 gwr
988 1.13 gwr tstl _fputype | Do we have an fpu?
989 1.1 gwr jeq Lswnofpsave | No? Then don't try save.
990 1.1 gwr lea a1@(PCB_FPCTX),a2 | pointer to FP save area
991 1.1 gwr fsave a2@ | save FP state
992 1.1 gwr tstb a2@ | null state frame?
993 1.1 gwr jeq Lswnofpsave | yes, all done
994 1.1 gwr fmovem fp0-fp7,a2@(FPF_REGS) | save FP general regs
995 1.1 gwr fmovem fpcr/fpsr/fpi,a2@(FPF_FPCR) | save FP control regs
996 1.1 gwr Lswnofpsave:
997 1.1 gwr
998 1.6 gwr /*
999 1.6 gwr * Now that we have saved all the registers that must be
1000 1.6 gwr * preserved, we are free to use those registers until
1001 1.6 gwr * we load the registers for the switched-to process.
1002 1.6 gwr * In this section, keep: a0=curproc, a1=curpcb
1003 1.6 gwr */
1004 1.6 gwr
1005 1.1 gwr #ifdef DIAGNOSTIC
1006 1.1 gwr tstl a0@(P_WCHAN)
1007 1.1 gwr jne Lbadsw
1008 1.1 gwr cmpb #SRUN,a0@(P_STAT)
1009 1.1 gwr jne Lbadsw
1010 1.1 gwr #endif
1011 1.1 gwr clrl a0@(P_BACK) | clear back link
1012 1.1 gwr movl a0@(P_ADDR),a1 | get p_addr
1013 1.1 gwr movl a1,_curpcb
1014 1.1 gwr
1015 1.8 gwr /*
1016 1.8 gwr * Load the new VM context (new MMU root pointer)
1017 1.8 gwr */
1018 1.8 gwr movl a0@(P_VMSPACE),a2 | vm = p->p_vmspace
1019 1.8 gwr #ifdef DIAGNOSTIC
1020 1.8 gwr tstl a2 | map == VM_MAP_NULL?
1021 1.8 gwr jeq Lbadsw | panic
1022 1.8 gwr #endif
1023 1.8 gwr #ifdef PMAP_DEBUG
1024 1.8 gwr /*
1025 1.8 gwr * Just call pmap_activate() for now. Later on,
1026 1.8 gwr * use the in-line version below (for speed).
1027 1.8 gwr */
1028 1.8 gwr lea a2@(VM_PMAP),a2 | pmap = &vmspace.vm_pmap
1029 1.8 gwr pea a2@ | push pmap
1030 1.8 gwr jbsr _pmap_activate | pmap_activate(pmap)
1031 1.8 gwr addql #4,sp
1032 1.8 gwr movl _curpcb,a1 | restore p_addr
1033 1.8 gwr #else
1034 1.8 gwr /* XXX - Later, use this inline version. */
1035 1.1 gwr /* Just load the new CPU Root Pointer (MMU) */
1036 1.8 gwr lea _kernel_crp, a3 | our CPU Root Ptr. (CRP)
1037 1.8 gwr lea a2@(VM_PMAP),a2 | pmap = &vmspace.vm_pmap
1038 1.8 gwr movl a2@(PM_A_PHYS),d0 | phys = pmap->pm_a_phys
1039 1.9 jeremy cmpl a3@(4),d0 | == kernel_crp.rp_addr ?
1040 1.8 gwr jeq Lsame_mmuctx | skip loadcrp/flush
1041 1.8 gwr /* OK, it is a new MMU context. Load it up. */
1042 1.9 jeremy movl d0,a3@(4)
1043 1.1 gwr movl #CACHE_CLR,d0
1044 1.1 gwr movc d0,cacr | invalidate cache(s)
1045 1.1 gwr pflusha | flush entire TLB
1046 1.8 gwr pmove a3@,crp | load new user root pointer
1047 1.8 gwr Lsame_mmuctx:
1048 1.8 gwr #endif
1049 1.1 gwr
1050 1.6 gwr /*
1051 1.6 gwr * Reload the registers for the new process.
1052 1.6 gwr * After this point we can only use d0,d1,a0,a1
1053 1.6 gwr */
1054 1.6 gwr moveml a1@(PCB_REGS),#0xFCFC | reload registers
1055 1.1 gwr movl a1@(PCB_USP),a0
1056 1.1 gwr movl a0,usp | and USP
1057 1.1 gwr
1058 1.13 gwr tstl _fputype | If we don't have an fpu,
1059 1.1 gwr jeq Lres_skip | don't try to restore it.
1060 1.1 gwr lea a1@(PCB_FPCTX),a0 | pointer to FP save area
1061 1.1 gwr tstb a0@ | null state frame?
1062 1.1 gwr jeq Lresfprest | yes, easy
1063 1.1 gwr fmovem a0@(FPF_FPCR),fpcr/fpsr/fpi | restore FP control regs
1064 1.1 gwr fmovem a0@(FPF_REGS),fp0-fp7 | restore FP general regs
1065 1.1 gwr Lresfprest:
1066 1.1 gwr frestore a0@ | restore state
1067 1.1 gwr Lres_skip:
1068 1.1 gwr movw a1@(PCB_PS),d0 | no, restore PS
1069 1.1 gwr #ifdef DIAGNOSTIC
1070 1.1 gwr btst #13,d0 | supervisor mode?
1071 1.1 gwr jeq Lbadsw | no? panic!
1072 1.1 gwr #endif
1073 1.1 gwr movw d0,sr | OK, restore PS
1074 1.1 gwr moveq #1,d0 | return 1 (for alternate returns)
1075 1.1 gwr rts
1076 1.1 gwr
1077 1.1 gwr /*
1078 1.1 gwr * savectx(pcb)
1079 1.1 gwr * Update pcb, saving current processor state.
1080 1.1 gwr */
1081 1.1 gwr ENTRY(savectx)
1082 1.1 gwr movl sp@(4),a1
1083 1.1 gwr movw sr,a1@(PCB_PS)
1084 1.1 gwr movl usp,a0 | grab USP
1085 1.1 gwr movl a0,a1@(PCB_USP) | and save it
1086 1.1 gwr moveml #0xFCFC,a1@(PCB_REGS) | save non-scratch registers
1087 1.1 gwr
1088 1.13 gwr tstl _fputype | Do we have FPU?
1089 1.1 gwr jeq Lsavedone | No? Then don't save state.
1090 1.1 gwr lea a1@(PCB_FPCTX),a0 | pointer to FP save area
1091 1.1 gwr fsave a0@ | save FP state
1092 1.1 gwr tstb a0@ | null state frame?
1093 1.1 gwr jeq Lsavedone | yes, all done
1094 1.1 gwr fmovem fp0-fp7,a0@(FPF_REGS) | save FP general regs
1095 1.1 gwr fmovem fpcr/fpsr/fpi,a0@(FPF_FPCR) | save FP control regs
1096 1.1 gwr Lsavedone:
1097 1.1 gwr moveq #0,d0 | return 0
1098 1.1 gwr rts
1099 1.1 gwr
1100 1.1 gwr /* suline() `040 only */
1101 1.1 gwr
1102 1.1 gwr #ifdef DEBUG
1103 1.1 gwr .data
1104 1.1 gwr .globl fulltflush, fullcflush
1105 1.1 gwr fulltflush:
1106 1.1 gwr .long 0
1107 1.1 gwr fullcflush:
1108 1.1 gwr .long 0
1109 1.1 gwr .text
1110 1.1 gwr #endif
1111 1.1 gwr
1112 1.1 gwr /*
1113 1.1 gwr * Invalidate entire TLB.
1114 1.1 gwr */
1115 1.1 gwr ENTRY(TBIA)
1116 1.1 gwr __TBIA:
1117 1.1 gwr pflusha
1118 1.1 gwr movl #DC_CLEAR,d0
1119 1.1 gwr movc d0,cacr | invalidate on-chip d-cache
1120 1.1 gwr rts
1121 1.1 gwr
1122 1.1 gwr /*
1123 1.1 gwr * Invalidate any TLB entry for given VA (TB Invalidate Single)
1124 1.1 gwr */
1125 1.1 gwr ENTRY(TBIS)
1126 1.1 gwr #ifdef DEBUG
1127 1.1 gwr tstl fulltflush | being conservative?
1128 1.1 gwr jne __TBIA | yes, flush entire TLB
1129 1.1 gwr #endif
1130 1.1 gwr movl sp@(4),a0
1131 1.1 gwr pflush #0,#0,a0@ | flush address from both sides
1132 1.1 gwr movl #DC_CLEAR,d0
1133 1.1 gwr movc d0,cacr | invalidate on-chip data cache
1134 1.1 gwr rts
1135 1.1 gwr
1136 1.1 gwr /*
1137 1.1 gwr * Invalidate supervisor side of TLB
1138 1.1 gwr */
1139 1.1 gwr ENTRY(TBIAS)
1140 1.1 gwr #ifdef DEBUG
1141 1.1 gwr tstl fulltflush | being conservative?
1142 1.1 gwr jne __TBIA | yes, flush everything
1143 1.1 gwr #endif
1144 1.1 gwr pflush #4,#4 | flush supervisor TLB entries
1145 1.1 gwr movl #DC_CLEAR,d0
1146 1.1 gwr movc d0,cacr | invalidate on-chip d-cache
1147 1.1 gwr rts
1148 1.1 gwr
1149 1.1 gwr /*
1150 1.1 gwr * Invalidate user side of TLB
1151 1.1 gwr */
1152 1.1 gwr ENTRY(TBIAU)
1153 1.1 gwr #ifdef DEBUG
1154 1.1 gwr tstl fulltflush | being conservative?
1155 1.1 gwr jne __TBIA | yes, flush everything
1156 1.1 gwr #endif
1157 1.1 gwr pflush #0,#4 | flush user TLB entries
1158 1.1 gwr movl #DC_CLEAR,d0
1159 1.1 gwr movc d0,cacr | invalidate on-chip d-cache
1160 1.1 gwr rts
1161 1.1 gwr
1162 1.1 gwr /*
1163 1.1 gwr * Invalidate instruction cache
1164 1.1 gwr */
1165 1.1 gwr ENTRY(ICIA)
1166 1.1 gwr movl #IC_CLEAR,d0
1167 1.1 gwr movc d0,cacr | invalidate i-cache
1168 1.1 gwr rts
1169 1.1 gwr
1170 1.1 gwr /*
1171 1.1 gwr * Invalidate data cache.
1172 1.1 gwr * NOTE: we do not flush 68030 on-chip cache as there are no aliasing
1173 1.1 gwr * problems with DC_WA. The only cases we have to worry about are context
1174 1.1 gwr * switch and TLB changes, both of which are handled "in-line" in resume
1175 1.1 gwr * and TBI*.
1176 1.1 gwr */
1177 1.1 gwr ENTRY(DCIA)
1178 1.1 gwr __DCIA:
1179 1.1 gwr rts
1180 1.1 gwr
1181 1.1 gwr ENTRY(DCIS)
1182 1.1 gwr __DCIS:
1183 1.1 gwr rts
1184 1.1 gwr
1185 1.1 gwr /*
1186 1.1 gwr * Invalidate data cache.
1187 1.1 gwr */
1188 1.1 gwr ENTRY(DCIU)
1189 1.11 gwr movl #DC_CLEAR,d0
1190 1.11 gwr movc d0,cacr | invalidate on-chip d-cache
1191 1.1 gwr rts
1192 1.1 gwr
1193 1.1 gwr /* ICPL, ICPP, DCPL, DCPP, DCPA, DCFL, DCFP */
1194 1.1 gwr
1195 1.1 gwr ENTRY(PCIA)
1196 1.1 gwr movl #DC_CLEAR,d0
1197 1.1 gwr movc d0,cacr | invalidate on-chip d-cache
1198 1.1 gwr rts
1199 1.1 gwr
1200 1.1 gwr ENTRY(ecacheon)
1201 1.1 gwr rts
1202 1.1 gwr
1203 1.1 gwr ENTRY(ecacheoff)
1204 1.1 gwr rts
1205 1.1 gwr
1206 1.1 gwr /*
1207 1.1 gwr * Get callers current SP value.
1208 1.1 gwr * Note that simply taking the address of a local variable in a C function
1209 1.1 gwr * doesn't work because callee saved registers may be outside the stack frame
1210 1.1 gwr * defined by A6 (e.g. GCC generated code).
1211 1.1 gwr *
1212 1.1 gwr * [I don't think the ENTRY() macro will do the right thing with this -- glass]
1213 1.1 gwr */
1214 1.1 gwr .globl _getsp
1215 1.1 gwr _getsp:
1216 1.1 gwr movl sp,d0 | get current SP
1217 1.1 gwr addql #4,d0 | compensate for return address
1218 1.1 gwr rts
1219 1.1 gwr
1220 1.1 gwr ENTRY(getsfc)
1221 1.1 gwr movc sfc,d0
1222 1.1 gwr rts
1223 1.1 gwr
1224 1.1 gwr ENTRY(getdfc)
1225 1.1 gwr movc dfc,d0
1226 1.1 gwr rts
1227 1.1 gwr
1228 1.1 gwr ENTRY(getvbr)
1229 1.1 gwr movc vbr, d0
1230 1.1 gwr rts
1231 1.1 gwr
1232 1.1 gwr ENTRY(setvbr)
1233 1.1 gwr movl sp@(4), d0
1234 1.1 gwr movc d0, vbr
1235 1.1 gwr rts
1236 1.1 gwr
1237 1.1 gwr /*
1238 1.1 gwr * Load a new CPU Root Pointer (CRP) into the MMU.
1239 1.2 gwr * void loadcrp(struct mmu_rootptr *);
1240 1.1 gwr */
1241 1.1 gwr ENTRY(loadcrp)
1242 1.1 gwr movl sp@(4),a0 | arg1: &CRP
1243 1.1 gwr movl #CACHE_CLR,d0
1244 1.1 gwr movc d0,cacr | invalidate cache(s)
1245 1.1 gwr pflusha | flush entire TLB
1246 1.1 gwr pmove a0@,crp | load new user root pointer
1247 1.10 gwr rts
1248 1.10 gwr
1249 1.10 gwr /*
1250 1.10 gwr * Get the physical address of the PTE for a given VA.
1251 1.10 gwr */
1252 1.10 gwr ENTRY(ptest_addr)
1253 1.10 gwr movl sp@(4),a0 | VA
1254 1.10 gwr ptestr #5,a0@,#7,a1 | a1 = addr of PTE
1255 1.10 gwr movl a1,d0
1256 1.1 gwr rts
1257 1.1 gwr
1258 1.1 gwr /*
1259 1.1 gwr * Set processor priority level calls. Most are implemented with
1260 1.1 gwr * inline asm expansions. However, we need one instantiation here
1261 1.1 gwr * in case some non-optimized code makes external references.
1262 1.1 gwr * Most places will use the inlined function param.h supplies.
1263 1.1 gwr */
1264 1.1 gwr
1265 1.1 gwr ENTRY(_spl)
1266 1.1 gwr movl sp@(4),d1
1267 1.1 gwr clrl d0
1268 1.1 gwr movw sr,d0
1269 1.1 gwr movw d1,sr
1270 1.1 gwr rts
1271 1.1 gwr
1272 1.1 gwr ENTRY(getsr)
1273 1.1 gwr moveq #0, d0
1274 1.1 gwr movw sr, d0
1275 1.1 gwr rts
1276 1.1 gwr
1277 1.1 gwr /*
1278 1.1 gwr * Save and restore 68881 state.
1279 1.1 gwr */
1280 1.1 gwr ENTRY(m68881_save)
1281 1.1 gwr movl sp@(4),a0 | save area pointer
1282 1.1 gwr fsave a0@ | save state
1283 1.1 gwr tstb a0@ | null state frame?
1284 1.1 gwr jeq Lm68881sdone | yes, all done
1285 1.1 gwr fmovem fp0-fp7,a0@(FPF_REGS) | save FP general regs
1286 1.1 gwr fmovem fpcr/fpsr/fpi,a0@(FPF_FPCR) | save FP control regs
1287 1.1 gwr Lm68881sdone:
1288 1.1 gwr rts
1289 1.1 gwr
1290 1.1 gwr ENTRY(m68881_restore)
1291 1.1 gwr movl sp@(4),a0 | save area pointer
1292 1.1 gwr tstb a0@ | null state frame?
1293 1.1 gwr jeq Lm68881rdone | yes, easy
1294 1.1 gwr fmovem a0@(FPF_FPCR),fpcr/fpsr/fpi | restore FP control regs
1295 1.1 gwr fmovem a0@(FPF_REGS),fp0-fp7 | restore FP general regs
1296 1.1 gwr Lm68881rdone:
1297 1.1 gwr frestore a0@ | restore state
1298 1.1 gwr rts
1299 1.1 gwr
1300 1.1 gwr /*
1301 1.1 gwr * _delay(unsigned N)
1302 1.1 gwr * Delay for at least (N/256) microseconds.
1303 1.1 gwr * This routine depends on the variable: delay_divisor
1304 1.1 gwr * which should be set based on the CPU clock rate.
1305 1.1 gwr * XXX: Currently this is set in sun3_startup.c based on the
1306 1.1 gwr * XXX: CPU model but this should be determined at run time...
1307 1.1 gwr */
1308 1.1 gwr .globl __delay
1309 1.1 gwr __delay:
1310 1.1 gwr | d0 = arg = (usecs << 8)
1311 1.1 gwr movl sp@(4),d0
1312 1.1 gwr | d1 = delay_divisor;
1313 1.1 gwr movl _delay_divisor,d1
1314 1.1 gwr L_delay:
1315 1.1 gwr subl d1,d0
1316 1.1 gwr jgt L_delay
1317 1.1 gwr rts
1318 1.1 gwr
1319 1.1 gwr
1320 1.1 gwr | Define some addresses, mostly so DDB can print useful info.
1321 1.1 gwr .globl _kernbase
1322 1.1 gwr .set _kernbase,KERNBASE
1323 1.1 gwr .globl _dvma_base
1324 1.1 gwr .set _dvma_base,DVMA_SPACE_START
1325 1.1 gwr .globl _prom_start
1326 1.1 gwr .set _prom_start,MONSTART
1327 1.1 gwr .globl _prom_base
1328 1.1 gwr .set _prom_base,PROM_BASE
1329 1.1 gwr
1330 1.1 gwr |The end!
1331