Home | History | Annotate | Line # | Download | only in sun3x
locore.s revision 1.17
      1  1.17  thorpej /*	$NetBSD: locore.s,v 1.17 1997/04/25 01:50:55 thorpej Exp $	*/
      2   1.1      gwr 
      3   1.1      gwr /*
      4   1.1      gwr  * Copyright (c) 1988 University of Utah.
      5   1.1      gwr  * Copyright (c) 1980, 1990, 1993
      6   1.1      gwr  *	The Regents of the University of California.  All rights reserved.
      7   1.1      gwr  *
      8   1.1      gwr  * This code is derived from software contributed to Berkeley by
      9   1.1      gwr  * the Systems Programming Group of the University of Utah Computer
     10   1.1      gwr  * Science Department.
     11   1.1      gwr  *
     12   1.1      gwr  * Redistribution and use in source and binary forms, with or without
     13   1.1      gwr  * modification, are permitted provided that the following conditions
     14   1.1      gwr  * are met:
     15   1.1      gwr  * 1. Redistributions of source code must retain the above copyright
     16   1.1      gwr  *    notice, this list of conditions and the following disclaimer.
     17   1.1      gwr  * 2. Redistributions in binary form must reproduce the above copyright
     18   1.1      gwr  *    notice, this list of conditions and the following disclaimer in the
     19   1.1      gwr  *    documentation and/or other materials provided with the distribution.
     20   1.1      gwr  * 3. All advertising materials mentioning features or use of this software
     21   1.1      gwr  *    must display the following acknowledgement:
     22   1.1      gwr  *	This product includes software developed by the University of
     23   1.1      gwr  *	California, Berkeley and its contributors.
     24   1.1      gwr  * 4. Neither the name of the University nor the names of its contributors
     25   1.1      gwr  *    may be used to endorse or promote products derived from this software
     26   1.1      gwr  *    without specific prior written permission.
     27   1.1      gwr  *
     28   1.1      gwr  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     29   1.1      gwr  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     30   1.1      gwr  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     31   1.1      gwr  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     32   1.1      gwr  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     33   1.1      gwr  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     34   1.1      gwr  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     35   1.1      gwr  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     36   1.1      gwr  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     37   1.1      gwr  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     38   1.1      gwr  * SUCH DAMAGE.
     39   1.1      gwr  *
     40   1.1      gwr  *	from: Utah $Hdr: locore.s 1.66 92/12/22$
     41   1.1      gwr  *	@(#)locore.s	8.6 (Berkeley) 5/27/94
     42   1.1      gwr  */
     43   1.1      gwr 
     44   1.1      gwr #include "assym.h"
     45  1.17  thorpej #include <machine/asm.h>
     46   1.1      gwr #include <machine/trap.h>
     47   1.1      gwr 
     48   1.1      gwr | Remember this is a fun project!
     49   1.1      gwr 
     50   1.1      gwr 	.data
     51   1.1      gwr 	.globl	_mon_crp
     52   1.1      gwr _mon_crp:
     53   1.1      gwr 	.long	0,0
     54   1.1      gwr 
     55   1.1      gwr | This is for kvm_mkdb, and should be the address of the beginning
     56   1.1      gwr | of the kernel text segment (not necessarily the same as kernbase).
     57   1.1      gwr 	.text
     58   1.1      gwr 	.globl	_kernel_text
     59   1.1      gwr _kernel_text:
     60   1.1      gwr 
     61   1.1      gwr | This is the entry point, as well as the end of the temporary stack
     62   1.1      gwr | used during process switch (one 8K page ending at start)
     63   1.1      gwr 	.globl tmpstk
     64   1.1      gwr tmpstk:
     65   1.1      gwr 	.globl start
     66   1.1      gwr start:
     67   1.1      gwr | The first step, after disabling interrupts, is to map enough of the kernel
     68   1.1      gwr | into high virtual address space so that we can use position dependent code.
     69   1.1      gwr | This is a tricky task on the sun3x because the MMU is already enabled and
     70   1.1      gwr | the ROM monitor provides no indication of where the root MMU table is mapped.
     71   1.1      gwr | Therefore we must use one of the 68030's 'transparent translation' registers
     72   1.1      gwr | to define a range in the address space where the MMU translation is
     73   1.1      gwr | turned off.  Once this is complete we can modify the MMU table directly
     74   1.1      gwr | without the need for it to be mapped into virtual memory.
     75   1.1      gwr | All code must be position independent until otherwise noted, as the
     76   1.1      gwr | boot loader has loaded us into low memory but all the symbols in this
     77   1.1      gwr | code have been linked high.
     78   1.1      gwr 	movw	#PSL_HIGHIPL, sr	| no interrupts
     79   1.1      gwr 	movl	#KERNBASE, a5		| for vtop conversion
     80   1.1      gwr 	lea	_mon_crp, a0		| where to store the CRP
     81   1.1      gwr 	subl	a5, a0
     82   1.1      gwr 	| Note: borrowing mon_crp for tt0 setup...
     83   1.1      gwr 	movl	#0x3F8107, a0@		| map the low 1GB v=p with the
     84  1.14   jeremy 	.long	0xf0100800		| transparent translation reg0
     85  1.14   jeremy 					| [ pmove a0@, tt0 ]
     86   1.1      gwr | In order to map the kernel into high memory we will copy the root table
     87   1.1      gwr | entry which maps the 16 megabytes of memory starting at 0x0 into the
     88   1.1      gwr | entry which maps the 16 megabytes starting at KERNBASE.
     89   1.1      gwr 	pmove	crp, a0@		| Get monitor CPU root pointer
     90   1.1      gwr 	movl	a0@(4), a1		| 2nd word is PA of level A table
     91   1.1      gwr 
     92   1.1      gwr 	movl	a1, a0			| compute the descriptor address
     93   1.1      gwr 	addl	#0x3e0, a1		| for VA starting at KERNBASE
     94   1.1      gwr 	movl	a0@, a1@		| copy descriptor type
     95   1.1      gwr 	movl	a0@(4), a1@(4)		| copy physical address
     96   1.1      gwr 
     97   1.1      gwr | Kernel is now double mapped at zero and KERNBASE.
     98   1.1      gwr | Force a long jump to the relocated code (high VA).
     99   1.1      gwr 	movl	#IC_CLEAR, d0		| Flush the I-cache
    100   1.1      gwr 	movc	d0, cacr
    101   1.1      gwr 	jmp L_high_code:l		| long jump
    102   1.1      gwr 
    103   1.1      gwr L_high_code:
    104   1.1      gwr | We are now running in the correctly relocated kernel, so
    105   1.1      gwr | we are no longer restricted to position-independent code.
    106   1.1      gwr | It is handy to leave transparent translation enabled while
    107   1.1      gwr | for the low 1GB while __bootstrap() is doing its thing.
    108   1.1      gwr 
    109   1.1      gwr | Do bootstrap stuff needed before main() gets called.
    110   1.1      gwr | Our boot loader leaves a copy of the kernel's exec header
    111   1.1      gwr | just before the start of the kernel text segment, so the
    112   1.1      gwr | kernel can sanity-check the DDB symbols at [end...esym].
    113   1.1      gwr | Pass the struct exec at tmpstk-32 to __bootstrap().
    114   1.7      gwr | Also, make sure the initial frame pointer is zero so that
    115   1.7      gwr | the backtrace algorithm used by KGDB terminates nicely.
    116   1.1      gwr 	lea	tmpstk-32, sp
    117   1.6      gwr 	movl	#0,a6
    118   1.1      gwr 	jsr	__bootstrap		| See _startup.c
    119   1.1      gwr 
    120   1.1      gwr | Now turn off the transparent translation of the low 1GB.
    121   1.1      gwr | (this also flushes the ATC)
    122   1.1      gwr 	clrl	sp@-
    123  1.14   jeremy 	.long	0xf0170800		| pmove	sp@,tt0
    124   1.1      gwr 	addql	#4,sp
    125   1.1      gwr 
    126   1.1      gwr | Now that __bootstrap() is done using the PROM functions,
    127   1.1      gwr | we can safely set the sfc/dfc to something != FC_CONTROL
    128   1.1      gwr 	moveq	#FC_USERD, d0		| make movs access "user data"
    129   1.1      gwr 	movc	d0, sfc			| space for copyin/copyout
    130   1.1      gwr 	movc	d0, dfc
    131   1.1      gwr 
    132   1.1      gwr | Setup process zero user/kernel stacks.
    133   1.1      gwr 	movl	_proc0paddr,a1		| get proc0 pcb addr
    134   1.1      gwr 	lea	a1@(USPACE-4),sp	| set SSP to last word
    135   1.1      gwr 	movl	#USRSTACK-4,a2
    136   1.1      gwr 	movl	a2,usp			| init user SP
    137   1.1      gwr 
    138   1.1      gwr | Note curpcb was already set in __bootstrap().
    139   1.1      gwr | Will do fpu initialization during autoconfig (see fpu.c)
    140   1.1      gwr | The interrupt vector table and stack are now ready.
    141   1.1      gwr | Interrupts will be enabled later, AFTER  autoconfiguration
    142   1.1      gwr | is finished, to avoid spurrious interrupts.
    143   1.1      gwr 
    144   1.1      gwr /*
    145   1.1      gwr  * Final preparation for calling main.
    146   1.1      gwr  *
    147   1.1      gwr  * Create a fake exception frame that returns to user mode,
    148   1.1      gwr  * and save its address in p->p_md.md_regs for cpu_fork().
    149   1.1      gwr  * The new frames for process 1 and 2 will be adjusted by
    150   1.1      gwr  * cpu_set_kpc() to arrange for a call to a kernel function
    151   1.1      gwr  * before the new process does its rte out to user mode.
    152   1.1      gwr  */
    153   1.6      gwr 	clrw	sp@-			| tf_format,tf_vector
    154   1.6      gwr 	clrl	sp@-			| tf_pc (filled in later)
    155   1.6      gwr 	movw	#PSL_USER,sp@-		| tf_sr for user mode
    156   1.6      gwr 	clrl	sp@-			| tf_stackadj
    157   1.6      gwr 	lea	sp@(-64),sp		| tf_regs[16]
    158   1.6      gwr 	movl	sp,a1			| a1=trapframe
    159   1.6      gwr 	lea	_proc0,a0		| proc0.p_md.md_regs =
    160   1.6      gwr 	movl	a1,a0@(P_MDREGS)	|   trapframe
    161   1.6      gwr 	movl	a2,a1@(FR_SP)		| a2 == usp (from above)
    162   1.7      gwr 	pea	a1@			| push &trapframe
    163   1.6      gwr 	jbsr	_main			| main(&trapframe)
    164   1.7      gwr 	addql	#4,sp			| help DDB backtrace
    165   1.1      gwr 	trap	#15			| should not get here
    166   1.1      gwr 
    167   1.1      gwr | This is used by cpu_fork() to return to user mode.
    168   1.1      gwr | It is called with SP pointing to a struct trapframe.
    169   1.1      gwr 	.globl	_proc_do_uret
    170   1.1      gwr _proc_do_uret:
    171   1.1      gwr 	movl	sp@(FR_SP),a0		| grab and load
    172   1.1      gwr 	movl	a0,usp			|   user SP
    173   1.1      gwr 	moveml	sp@+,#0x7FFF		| load most registers (all but SSP)
    174   1.1      gwr 	addql	#8,sp			| pop SSP and stack adjust count
    175   1.1      gwr 	rte
    176   1.1      gwr 
    177   1.1      gwr /*
    178   1.1      gwr  * proc_trampoline:
    179   1.1      gwr  * This is used by cpu_set_kpc() to "push" a function call onto the
    180   1.1      gwr  * kernel stack of some process, very much like a signal delivery.
    181   1.1      gwr  * When we get here, the stack has:
    182   1.1      gwr  *
    183   1.1      gwr  * SP+8:	switchframe from before cpu_set_kpc
    184   1.1      gwr  * SP+4:	void *proc;
    185   1.1      gwr  * SP:  	u_long func;
    186   1.1      gwr  *
    187   1.1      gwr  * On entry, the switchframe pushed by cpu_set_kpc has already been
    188   1.1      gwr  * popped off the stack, so all this needs to do is pop the function
    189   1.1      gwr  * pointer into a register, call it, then pop the arg, and finally
    190   1.1      gwr  * return using the switchframe that remains on the stack.
    191   1.1      gwr  */
    192   1.1      gwr 	.globl	_proc_trampoline
    193   1.1      gwr _proc_trampoline:
    194   1.1      gwr 	movl	sp@+,a0			| function pointer
    195   1.1      gwr 	jbsr	a0@			| (*func)(procp)
    196   1.1      gwr 	addql	#4,sp			| toss the arg
    197   1.1      gwr 	rts				| as cpu_switch would do
    198   1.1      gwr 
    199   1.1      gwr | That is all the assembly startup code we need on the sun3x!
    200   1.1      gwr | The rest of this is like the hp300/locore.s where possible.
    201   1.1      gwr 
    202   1.1      gwr /*
    203   1.1      gwr  * Trap/interrupt vector routines
    204   1.1      gwr  */
    205  1.17  thorpej #include <m68k/m68k/trap_subr.s>
    206   1.1      gwr 
    207   1.1      gwr 	.globl _buserr, _addrerr, _illinst, _zerodiv, _chkinst
    208   1.1      gwr 	.globl _trapvinst, _privinst, _trace, _badtrap, _fmterr
    209   1.1      gwr 	.globl _trap0, _trap1, _trap2, _trap12, _trap15
    210   1.1      gwr 	.globl _coperr, _fpfline, _fpunsupp
    211   1.1      gwr 
    212   1.1      gwr 	.globl	_trap, _nofault, _longjmp
    213   1.1      gwr _buserr:
    214   1.1      gwr 	tstl	_nofault		| device probe?
    215   1.1      gwr 	jeq	_addrerr		| no, handle as usual
    216   1.1      gwr 	movl	_nofault,sp@-		| yes,
    217   1.1      gwr 	jbsr	_longjmp		|  longjmp(nofault)
    218   1.1      gwr _addrerr:
    219   1.1      gwr 	clrl	sp@-			| stack adjust count
    220   1.1      gwr 	moveml	#0xFFFF,sp@-		| save user registers
    221   1.1      gwr 	movl	usp,a0			| save the user SP
    222   1.1      gwr 	movl	a0,sp@(FR_SP)		|   in the savearea
    223   1.1      gwr 	lea	sp@(FR_HW),a1		| grab base of HW berr frame
    224   1.1      gwr 	moveq	#0,d0
    225   1.1      gwr 	movw	a1@(10),d0		| grab SSW for fault processing
    226   1.1      gwr 	btst	#12,d0			| RB set?
    227   1.1      gwr 	jeq	LbeX0			| no, test RC
    228   1.1      gwr 	bset	#14,d0			| yes, must set FB
    229   1.1      gwr 	movw	d0,a1@(10)		| for hardware too
    230   1.1      gwr LbeX0:
    231   1.1      gwr 	btst	#13,d0			| RC set?
    232   1.1      gwr 	jeq	LbeX1			| no, skip
    233   1.1      gwr 	bset	#15,d0			| yes, must set FC
    234   1.1      gwr 	movw	d0,a1@(10)		| for hardware too
    235   1.1      gwr LbeX1:
    236   1.1      gwr 	btst	#8,d0			| data fault?
    237   1.1      gwr 	jeq	Lbe0			| no, check for hard cases
    238   1.1      gwr 	movl	a1@(16),d1		| fault address is as given in frame
    239   1.1      gwr 	jra	Lbe10			| thats it
    240   1.1      gwr Lbe0:
    241   1.1      gwr 	btst	#4,a1@(6)		| long (type B) stack frame?
    242   1.1      gwr 	jne	Lbe4			| yes, go handle
    243   1.1      gwr 	movl	a1@(2),d1		| no, can use save PC
    244   1.1      gwr 	btst	#14,d0			| FB set?
    245   1.1      gwr 	jeq	Lbe3			| no, try FC
    246   1.1      gwr 	addql	#4,d1			| yes, adjust address
    247   1.1      gwr 	jra	Lbe10			| done
    248   1.1      gwr Lbe3:
    249   1.1      gwr 	btst	#15,d0			| FC set?
    250   1.1      gwr 	jeq	Lbe10			| no, done
    251   1.1      gwr 	addql	#2,d1			| yes, adjust address
    252   1.1      gwr 	jra	Lbe10			| done
    253   1.1      gwr Lbe4:
    254   1.1      gwr 	movl	a1@(36),d1		| long format, use stage B address
    255   1.1      gwr 	btst	#15,d0			| FC set?
    256   1.1      gwr 	jeq	Lbe10			| no, all done
    257   1.1      gwr 	subql	#2,d1			| yes, adjust address
    258   1.1      gwr Lbe10:
    259   1.1      gwr 	movl	d1,sp@-			| push fault VA
    260   1.1      gwr 	movl	d0,sp@-			| and padded SSW
    261   1.1      gwr 	movw	a1@(6),d0		| get frame format/vector offset
    262   1.1      gwr 	andw	#0x0FFF,d0		| clear out frame format
    263   1.1      gwr 	cmpw	#12,d0			| address error vector?
    264   1.1      gwr 	jeq	Lisaerr			| yes, go to it
    265   1.1      gwr 
    266   1.1      gwr /* MMU-specific code to determine reason for bus error. */
    267   1.1      gwr 	movl	d1,a0			| fault address
    268   1.1      gwr 	movl	sp@,d0			| function code from ssw
    269   1.1      gwr 	btst	#8,d0			| data fault?
    270   1.1      gwr 	jne	Lbe10a
    271   1.1      gwr 	movql	#1,d0			| user program access FC
    272   1.1      gwr 					| (we dont separate data/program)
    273   1.1      gwr 	btst	#5,a1@			| supervisor mode?
    274   1.1      gwr 	jeq	Lbe10a			| if no, done
    275   1.1      gwr 	movql	#5,d0			| else supervisor program access
    276   1.1      gwr Lbe10a:
    277   1.1      gwr 	ptestr	d0,a0@,#7		| do a table search
    278   1.1      gwr 	pmove	psr,sp@			| save result
    279   1.1      gwr 	movb	sp@,d1
    280   1.1      gwr 	btst	#2,d1			| invalid? (incl. limit viol and berr)
    281   1.1      gwr 	jeq	Lmightnotbemerr		| no -> wp check
    282   1.1      gwr 	btst	#7,d1			| is it MMU table berr?
    283   1.1      gwr 	jeq	Lismerr			| no, must be fast
    284   1.1      gwr 	jra	Lisberr1		| real bus err needs not be fast
    285   1.1      gwr Lmightnotbemerr:
    286   1.1      gwr 	btst	#3,d1			| write protect bit set?
    287   1.1      gwr 	jeq	Lisberr1		| no, must be bus error
    288   1.1      gwr 	movl	sp@,d0			| ssw into low word of d0
    289   1.1      gwr 	andw	#0xc0,d0		| write protect is set on page:
    290   1.1      gwr 	cmpw	#0x40,d0		| was it read cycle?
    291   1.1      gwr 	jeq	Lisberr1		| yes, was not WPE, must be bus err
    292   1.1      gwr /* End of MMU-specific bus error code. */
    293   1.1      gwr 
    294   1.1      gwr Lismerr:
    295   1.1      gwr 	movl	#T_MMUFLT,sp@-		| show that we are an MMU fault
    296  1.17  thorpej 	jra	_ASM_LABEL(faultstkadj)	| and deal with it
    297   1.1      gwr Lisaerr:
    298   1.1      gwr 	movl	#T_ADDRERR,sp@-		| mark address error
    299  1.17  thorpej 	jra	_ASM_LABEL(faultstkadj)	| and deal with it
    300   1.1      gwr Lisberr1:
    301   1.1      gwr 	clrw	sp@			| re-clear pad word
    302   1.1      gwr Lisberr:
    303   1.1      gwr 	movl	#T_BUSERR,sp@-		| mark bus error
    304  1.17  thorpej 	jra	_ASM_LABEL(faultstkadj)	| and deal with it
    305   1.1      gwr 
    306   1.1      gwr /*
    307   1.1      gwr  * FP exceptions.
    308   1.1      gwr  */
    309   1.1      gwr _fpfline:
    310   1.1      gwr 	clrl	sp@-			| stack adjust count
    311   1.1      gwr 	moveml	#0xFFFF,sp@-		| save registers
    312   1.1      gwr 	moveq	#T_FPEMULI,d0		| denote as FP emulation trap
    313   1.1      gwr 	jra	fault			| do it
    314   1.1      gwr 
    315   1.1      gwr _fpunsupp:
    316   1.1      gwr 	clrl	sp@-			| stack adjust count
    317   1.1      gwr 	moveml	#0xFFFF,sp@-		| save registers
    318   1.1      gwr 	moveq	#T_FPEMULD,d0		| denote as FP emulation trap
    319   1.1      gwr 	jra	fault			| do it
    320   1.1      gwr 
    321   1.1      gwr /*
    322   1.1      gwr  * Handles all other FP coprocessor exceptions.
    323   1.1      gwr  * Note that since some FP exceptions generate mid-instruction frames
    324   1.1      gwr  * and may cause signal delivery, we need to test for stack adjustment
    325   1.1      gwr  * after the trap call.
    326   1.1      gwr  */
    327   1.1      gwr 	.globl	_fpfault
    328   1.1      gwr _fpfault:
    329   1.1      gwr 	clrl	sp@-		| stack adjust count
    330   1.1      gwr 	moveml	#0xFFFF,sp@-	| save user registers
    331   1.1      gwr 	movl	usp,a0		| and save
    332   1.1      gwr 	movl	a0,sp@(FR_SP)	|   the user stack pointer
    333   1.1      gwr 	clrl	sp@-		| no VA arg
    334   1.1      gwr 	movl	_curpcb,a0	| current pcb
    335   1.1      gwr 	lea	a0@(PCB_FPCTX),a0 | address of FP savearea
    336   1.1      gwr 	fsave	a0@		| save state
    337   1.1      gwr 	tstb	a0@		| null state frame?
    338   1.1      gwr 	jeq	Lfptnull	| yes, safe
    339   1.1      gwr 	clrw	d0		| no, need to tweak BIU
    340   1.1      gwr 	movb	a0@(1),d0	| get frame size
    341   1.1      gwr 	bset	#3,a0@(0,d0:w)	| set exc_pend bit of BIU
    342   1.1      gwr Lfptnull:
    343   1.1      gwr 	fmovem	fpsr,sp@-	| push fpsr as code argument
    344   1.1      gwr 	frestore a0@		| restore state
    345   1.1      gwr 	movl	#T_FPERR,sp@-	| push type arg
    346  1.17  thorpej 	jra	_ASM_LABEL(faultstkadj) | call trap and deal with stack cleanup
    347   1.1      gwr 
    348   1.1      gwr /*
    349   1.1      gwr  * Other exceptions only cause four and six word stack frame and require
    350   1.1      gwr  * no post-trap stack adjustment.
    351   1.1      gwr  */
    352   1.1      gwr 
    353   1.1      gwr 	.globl	_straytrap
    354   1.1      gwr _badtrap:
    355   1.1      gwr 	clrl	sp@-			| stack adjust count
    356   1.1      gwr 	moveml	#0xFFFF,sp@-		| save std frame regs
    357   1.1      gwr 	jbsr	_straytrap		| report
    358   1.1      gwr 	moveml	sp@+,#0xFFFF		| restore regs
    359   1.1      gwr 	addql	#4, sp			| stack adjust count
    360   1.1      gwr 	jra	rei			| all done
    361   1.1      gwr 
    362   1.1      gwr /*
    363   1.1      gwr  * Trap 0 is for system calls
    364   1.1      gwr  */
    365   1.1      gwr 	.globl	_syscall
    366   1.1      gwr _trap0:
    367   1.1      gwr 	clrl	sp@-			| stack adjust count
    368   1.1      gwr 	moveml	#0xFFFF,sp@-		| save user registers
    369   1.1      gwr 	movl	usp,a0			| save the user SP
    370   1.1      gwr 	movl	a0,sp@(FR_SP)		|   in the savearea
    371   1.1      gwr 	movl	d0,sp@-			| push syscall number
    372   1.1      gwr 	jbsr	_syscall		| handle it
    373   1.1      gwr 	addql	#4,sp			| pop syscall arg
    374   1.1      gwr 	movl	sp@(FR_SP),a0		| grab and restore
    375   1.1      gwr 	movl	a0,usp			|   user SP
    376   1.1      gwr 	moveml	sp@+,#0x7FFF		| restore most registers
    377   1.1      gwr 	addql	#8,sp			| pop SP and stack adjust
    378   1.1      gwr 	jra	rei			| all done
    379   1.1      gwr 
    380   1.1      gwr /*
    381  1.11      gwr  * Trap 1 action depends on the emulation type:
    382  1.11      gwr  * NetBSD: sigreturn "syscall"
    383  1.11      gwr  *   HPUX: user breakpoint
    384   1.1      gwr  */
    385   1.1      gwr _trap1:
    386   1.1      gwr #if 0 /* COMPAT_HPUX */
    387   1.1      gwr 	/* If process is HPUX, this is a user breakpoint. */
    388  1.11      gwr 	jne	_trap15			| HPUX user breakpoint
    389   1.1      gwr #endif
    390  1.11      gwr 	jra	sigreturn		| NetBSD
    391   1.1      gwr 
    392   1.1      gwr /*
    393  1.11      gwr  * Trap 2 action depends on the emulation type:
    394  1.11      gwr  * NetBSD: user breakpoint -- See XXX below...
    395  1.11      gwr  *  SunOS: cache flush
    396  1.11      gwr  *   HPUX: sigreturn
    397   1.1      gwr  */
    398   1.1      gwr _trap2:
    399   1.1      gwr #if 0 /* COMPAT_HPUX */
    400  1.11      gwr 	/* If process is HPUX, this is a sigreturn call */
    401   1.1      gwr 	jne	sigreturn
    402   1.1      gwr #endif
    403  1.11      gwr 	jra	_trap15			| NetBSD user breakpoint
    404  1.11      gwr | XXX - Make NetBSD use trap 15 for breakpoints?
    405  1.11      gwr | XXX - That way, we can allow this cache flush...
    406  1.11      gwr | XXX SunOS trap #2 (and NetBSD?)
    407  1.11      gwr | Flush on-chip cache (leave it enabled)
    408  1.11      gwr |	movl	#CACHE_CLR,d0
    409  1.11      gwr |	movc	d0,cacr
    410  1.11      gwr |	rte
    411  1.11      gwr 
    412  1.11      gwr /*
    413  1.11      gwr  * Trap 12 is the entry point for the cachectl "syscall"
    414  1.11      gwr  *	cachectl(command, addr, length)
    415  1.11      gwr  * command in d0, addr in a1, length in d1
    416  1.11      gwr  */
    417  1.11      gwr 	.globl	_cachectl
    418  1.11      gwr _trap12:
    419  1.11      gwr 	movl	d1,sp@-			| push length
    420  1.11      gwr 	movl	a1,sp@-			| push addr
    421  1.11      gwr 	movl	d0,sp@-			| push command
    422  1.11      gwr 	jbsr	_cachectl		| do it
    423  1.11      gwr 	lea	sp@(12),sp		| pop args
    424  1.11      gwr 	jra	rei			| all done
    425   1.1      gwr 
    426   1.1      gwr /*
    427   1.1      gwr  * Trace (single-step) trap.  Kernel-mode is special.
    428   1.1      gwr  * User mode traps are simply passed on to trap().
    429   1.1      gwr  */
    430   1.1      gwr _trace:
    431   1.1      gwr 	clrl	sp@-			| stack adjust count
    432   1.1      gwr 	moveml	#0xFFFF,sp@-
    433   1.1      gwr 	moveq	#T_TRACE,d0
    434  1.11      gwr 	btst	#5,sp@(FR_HW)		| was supervisor mode?
    435  1.11      gwr 	jne	kbrkpt			|  yes, kernel brkpt
    436   1.1      gwr 	jra	fault			| no, user-mode fault
    437   1.1      gwr 
    438   1.1      gwr /*
    439   1.1      gwr  * Trap 15 is used for:
    440   1.1      gwr  *	- GDB breakpoints (in user programs)
    441   1.1      gwr  *	- KGDB breakpoints (in the kernel)
    442   1.1      gwr  *	- trace traps for SUN binaries (not fully supported yet)
    443  1.11      gwr  * User mode traps are simply passed to trap().
    444   1.1      gwr  */
    445   1.1      gwr _trap15:
    446   1.1      gwr 	clrl	sp@-			| stack adjust count
    447   1.1      gwr 	moveml	#0xFFFF,sp@-
    448   1.1      gwr 	moveq	#T_TRAP15,d0
    449  1.11      gwr 	btst	#5,sp@(FR_HW)		| was supervisor mode?
    450  1.11      gwr 	jne	kbrkpt			|  yes, kernel brkpt
    451   1.1      gwr 	jra	fault			| no, user-mode fault
    452   1.1      gwr 
    453  1.11      gwr kbrkpt:
    454  1.11      gwr 	| Kernel-mode breakpoint or trace trap. (d0=trap_type)
    455   1.1      gwr 	| Save the system sp rather than the user sp.
    456   1.1      gwr 	movw	#PSL_HIGHIPL,sr		| lock out interrupts
    457   1.1      gwr 	lea	sp@(FR_SIZE),a6		| Save stack pointer
    458   1.1      gwr 	movl	a6,sp@(FR_SP)		|  from before trap
    459   1.1      gwr 
    460   1.1      gwr 	| If we are not on tmpstk switch to it.
    461   1.1      gwr 	| (so debugger can change the stack pointer)
    462   1.1      gwr 	movl	a6,d1
    463   1.1      gwr 	cmpl	#tmpstk,d1
    464   1.1      gwr 	jls	Lbrkpt2 		| already on tmpstk
    465   1.1      gwr 	| Copy frame to the temporary stack
    466   1.1      gwr 	movl	sp,a0			| a0=src
    467   1.1      gwr 	lea	tmpstk-96,a1		| a1=dst
    468   1.1      gwr 	movl	a1,sp			| sp=new frame
    469   1.1      gwr 	moveq	#FR_SIZE,d1
    470   1.1      gwr Lbrkpt1:
    471   1.1      gwr 	movl	a0@+,a1@+
    472   1.1      gwr 	subql	#4,d1
    473   1.1      gwr 	bgt	Lbrkpt1
    474   1.1      gwr 
    475   1.1      gwr Lbrkpt2:
    476  1.11      gwr 	| Call the trap handler for the kernel debugger.
    477   1.6      gwr 	| Do not call trap() to handle it, so that we can
    478   1.1      gwr 	| set breakpoints in trap() if we want.  We know
    479   1.1      gwr 	| the trap type is either T_TRACE or T_BREAKPOINT.
    480   1.6      gwr 	movl	d0,sp@-			| push trap type
    481   1.6      gwr 	jbsr	_trap_kdebug
    482   1.6      gwr 	addql	#4,sp			| pop args
    483   1.6      gwr 
    484   1.1      gwr 	| The stack pointer may have been modified, or
    485   1.1      gwr 	| data below it modified (by kgdb push call),
    486   1.1      gwr 	| so push the hardware frame at the current sp
    487   1.1      gwr 	| before restoring registers and returning.
    488   1.1      gwr 	movl	sp@(FR_SP),a0		| modified sp
    489   1.1      gwr 	lea	sp@(FR_SIZE),a1		| end of our frame
    490   1.1      gwr 	movl	a1@-,a0@-		| copy 2 longs with
    491   1.1      gwr 	movl	a1@-,a0@-		| ... predecrement
    492   1.1      gwr 	movl	a0,sp@(FR_SP)		| sp = h/w frame
    493   1.1      gwr 	moveml	sp@+,#0x7FFF		| restore all but sp
    494   1.1      gwr 	movl	sp@,sp			| ... and sp
    495   1.1      gwr 	rte				| all done
    496   1.1      gwr 
    497  1.11      gwr /* Use common m68k sigreturn */
    498  1.11      gwr #include <m68k/m68k/sigreturn.s>
    499   1.1      gwr 
    500   1.1      gwr /*
    501   1.1      gwr  * Interrupt handlers.  Most are auto-vectored,
    502   1.1      gwr  * and hard-wired the same way on all sun3 models.
    503   1.1      gwr  * Format in the stack is:
    504   1.1      gwr  *   d0,d1,a0,a1, sr, pc, vo
    505   1.1      gwr  */
    506   1.1      gwr 
    507   1.1      gwr #define INTERRUPT_SAVEREG \
    508   1.1      gwr 	moveml	#0xC0C0,sp@-
    509   1.1      gwr 
    510   1.1      gwr #define INTERRUPT_RESTORE \
    511   1.1      gwr 	moveml	sp@+,#0x0303
    512   1.1      gwr 
    513   1.1      gwr /*
    514   1.1      gwr  * This is the common auto-vector interrupt handler,
    515   1.1      gwr  * for which the CPU provides the vector=0x18+level.
    516   1.1      gwr  * These are installed in the interrupt vector table.
    517   1.1      gwr  */
    518   1.1      gwr 	.align	2
    519   1.1      gwr 	.globl	__isr_autovec, _isr_autovec
    520   1.1      gwr __isr_autovec:
    521   1.1      gwr 	INTERRUPT_SAVEREG
    522   1.1      gwr 	jbsr	_isr_autovec
    523   1.1      gwr 	INTERRUPT_RESTORE
    524   1.1      gwr 	jra	rei
    525   1.1      gwr 
    526   1.1      gwr /* clock: see clock.c */
    527   1.1      gwr 	.align	2
    528   1.1      gwr 	.globl	__isr_clock, _clock_intr
    529   1.1      gwr __isr_clock:
    530   1.1      gwr 	INTERRUPT_SAVEREG
    531   1.1      gwr 	jbsr	_clock_intr
    532   1.1      gwr 	INTERRUPT_RESTORE
    533   1.1      gwr 	jra	rei
    534   1.1      gwr 
    535   1.1      gwr | Handler for all vectored interrupts (i.e. VME interrupts)
    536   1.1      gwr 	.align	2
    537   1.1      gwr 	.globl	__isr_vectored, _isr_vectored
    538   1.1      gwr __isr_vectored:
    539   1.1      gwr 	INTERRUPT_SAVEREG
    540   1.1      gwr 	jbsr	_isr_vectored
    541   1.1      gwr 	INTERRUPT_RESTORE
    542   1.1      gwr 	jra	rei
    543   1.1      gwr 
    544   1.1      gwr #undef	INTERRUPT_SAVEREG
    545   1.1      gwr #undef	INTERRUPT_RESTORE
    546   1.1      gwr 
    547   1.1      gwr /* interrupt counters (needed by vmstat) */
    548   1.1      gwr 	.globl	_intrcnt,_eintrcnt,_intrnames,_eintrnames
    549   1.1      gwr _intrnames:
    550   1.1      gwr 	.asciz	"spur"	| 0
    551   1.1      gwr 	.asciz	"lev1"	| 1
    552   1.1      gwr 	.asciz	"lev2"	| 2
    553   1.1      gwr 	.asciz	"lev3"	| 3
    554   1.1      gwr 	.asciz	"lev4"	| 4
    555   1.1      gwr 	.asciz	"clock"	| 5
    556   1.1      gwr 	.asciz	"lev6"	| 6
    557   1.1      gwr 	.asciz	"nmi"	| 7
    558   1.1      gwr _eintrnames:
    559   1.1      gwr 
    560   1.1      gwr 	.data
    561   1.1      gwr 	.even
    562   1.1      gwr _intrcnt:
    563   1.1      gwr 	.long	0,0,0,0,0,0,0,0,0,0
    564   1.1      gwr _eintrcnt:
    565   1.1      gwr 	.text
    566   1.1      gwr 
    567   1.1      gwr /*
    568   1.1      gwr  * Emulation of VAX REI instruction.
    569   1.1      gwr  *
    570   1.1      gwr  * This code is (mostly) un-altered from the hp300 code,
    571   1.1      gwr  * except that sun machines do not need a simulated SIR
    572   1.1      gwr  * because they have a real software interrupt register.
    573   1.1      gwr  *
    574   1.1      gwr  * This code deals with checking for and servicing ASTs
    575   1.1      gwr  * (profiling, scheduling) and software interrupts (network, softclock).
    576   1.1      gwr  * We check for ASTs first, just like the VAX.  To avoid excess overhead
    577   1.1      gwr  * the T_ASTFLT handling code will also check for software interrupts so we
    578   1.1      gwr  * do not have to do it here.  After identifying that we need an AST we
    579   1.1      gwr  * drop the IPL to allow device interrupts.
    580   1.1      gwr  *
    581   1.1      gwr  * This code is complicated by the fact that sendsig may have been called
    582   1.1      gwr  * necessitating a stack cleanup.
    583   1.1      gwr  */
    584   1.1      gwr 
    585   1.1      gwr 	.globl	_astpending
    586   1.1      gwr 	.globl	rei
    587   1.1      gwr rei:
    588   1.1      gwr #ifdef	DIAGNOSTIC
    589   1.1      gwr 	tstl	_panicstr		| have we paniced?
    590   1.1      gwr 	jne	Ldorte			| yes, do not make matters worse
    591   1.1      gwr #endif
    592   1.1      gwr 	tstl	_astpending		| AST pending?
    593   1.1      gwr 	jeq	Ldorte			| no, done
    594   1.1      gwr Lrei1:
    595   1.1      gwr 	btst	#5,sp@			| yes, are we returning to user mode?
    596   1.1      gwr 	jne	Ldorte			| no, done
    597   1.1      gwr 	movw	#PSL_LOWIPL,sr		| lower SPL
    598   1.1      gwr 	clrl	sp@-			| stack adjust
    599   1.1      gwr 	moveml	#0xFFFF,sp@-		| save all registers
    600   1.1      gwr 	movl	usp,a1			| including
    601   1.1      gwr 	movl	a1,sp@(FR_SP)		|    the users SP
    602   1.1      gwr 	clrl	sp@-			| VA == none
    603   1.1      gwr 	clrl	sp@-			| code == none
    604   1.1      gwr 	movl	#T_ASTFLT,sp@-		| type == async system trap
    605   1.1      gwr 	jbsr	_trap			| go handle it
    606   1.1      gwr 	lea	sp@(12),sp		| pop value args
    607   1.1      gwr 	movl	sp@(FR_SP),a0		| restore user SP
    608   1.1      gwr 	movl	a0,usp			|   from save area
    609   1.1      gwr 	movw	sp@(FR_ADJ),d0		| need to adjust stack?
    610   1.1      gwr 	jne	Laststkadj		| yes, go to it
    611   1.1      gwr 	moveml	sp@+,#0x7FFF		| no, restore most user regs
    612   1.1      gwr 	addql	#8,sp			| toss SP and stack adjust
    613   1.1      gwr 	rte				| and do real RTE
    614   1.1      gwr Laststkadj:
    615   1.1      gwr 	lea	sp@(FR_HW),a1		| pointer to HW frame
    616   1.1      gwr 	addql	#8,a1			| source pointer
    617   1.1      gwr 	movl	a1,a0			| source
    618   1.1      gwr 	addw	d0,a0			|  + hole size = dest pointer
    619   1.1      gwr 	movl	a1@-,a0@-		| copy
    620   1.1      gwr 	movl	a1@-,a0@-		|  8 bytes
    621   1.1      gwr 	movl	a0,sp@(FR_SP)		| new SSP
    622   1.1      gwr 	moveml	sp@+,#0x7FFF		| restore user registers
    623   1.1      gwr 	movl	sp@,sp			| and our SP
    624   1.1      gwr Ldorte:
    625   1.1      gwr 	rte				| real return
    626   1.1      gwr 
    627   1.1      gwr /*
    628   1.1      gwr  * Initialization is at the beginning of this file, because the
    629   1.1      gwr  * kernel entry point needs to be at zero for compatibility with
    630   1.1      gwr  * the Sun boot loader.  This works on Sun machines because the
    631   1.1      gwr  * interrupt vector table for reset is NOT at address zero.
    632   1.1      gwr  * (The MMU has a "boot" bit that forces access to the PROM)
    633   1.1      gwr  */
    634   1.1      gwr 
    635   1.1      gwr /*
    636  1.16  thorpej  * Use common m68k sigcode.
    637   1.1      gwr  */
    638  1.16  thorpej #include <m68k/m68k/sigcode.s>
    639  1.16  thorpej 
    640   1.1      gwr 	.text
    641   1.1      gwr 
    642   1.1      gwr /*
    643   1.1      gwr  * Primitives
    644   1.1      gwr  */
    645   1.1      gwr 
    646   1.1      gwr /*
    647  1.12  thorpej  * Use common m68k support routines.
    648   1.1      gwr  */
    649  1.12  thorpej #include <m68k/m68k/support.s>
    650   1.1      gwr 
    651   1.1      gwr 	.globl	_whichqs,_qs,_cnt,_panic
    652   1.1      gwr 	.globl	_curproc
    653   1.1      gwr 	.comm	_want_resched,4
    654   1.1      gwr 
    655   1.1      gwr /*
    656  1.15  thorpej  * Use common m68k process manipulation routines.
    657   1.1      gwr  */
    658  1.15  thorpej #include <m68k/m68k/proc_subr.s>
    659   1.1      gwr 
    660   1.1      gwr | Message for Lbadsw panic
    661   1.1      gwr Lsw0:
    662   1.1      gwr 	.asciz	"cpu_switch"
    663   1.1      gwr 	.even
    664   1.1      gwr 
    665   1.1      gwr 	.globl	_curpcb
    666   1.1      gwr 	.globl	_masterpaddr	| XXX compatibility (debuggers)
    667   1.1      gwr 	.data
    668   1.1      gwr _masterpaddr:			| XXX compatibility (debuggers)
    669   1.1      gwr _curpcb:
    670   1.1      gwr 	.long	0
    671   1.1      gwr 	.comm	nullpcb,SIZEOF_PCB
    672   1.1      gwr 	.text
    673   1.1      gwr 
    674   1.1      gwr /*
    675   1.1      gwr  * At exit of a process, do a cpu_switch for the last time.
    676   1.1      gwr  * Switch to a safe stack and PCB, and deallocate the process's resources.
    677   1.1      gwr  * The ipl is high enough to prevent the memory from being reallocated.
    678   1.1      gwr  */
    679   1.1      gwr ENTRY(switch_exit)
    680   1.1      gwr 	movl	sp@(4),a0		| struct proc *p
    681   1.1      gwr 	movl	#nullpcb,_curpcb	| save state into garbage pcb
    682   1.1      gwr 	lea	tmpstk,sp		| goto a tmp stack
    683   1.1      gwr 	movl	a0,sp@-			| pass proc ptr down
    684   1.1      gwr 
    685   1.1      gwr 	/* Free old process's u-area. */
    686   1.1      gwr 	movl	#USPACE,sp@-		| size of u-area
    687   1.1      gwr 	movl	a0@(P_ADDR),sp@-	| address of process's u-area
    688   1.1      gwr 	movl	_kernel_map,sp@-	| map it was allocated in
    689   1.1      gwr 	jbsr	_kmem_free		| deallocate it
    690   1.1      gwr 	lea	sp@(12),sp		| pop args
    691   1.1      gwr 
    692   1.1      gwr 	jra	_cpu_switch
    693   1.1      gwr 
    694   1.1      gwr /*
    695   1.1      gwr  * When no processes are on the runq, cpu_switch() branches to idle
    696   1.1      gwr  * to wait for something to come ready.
    697   1.1      gwr  */
    698   1.1      gwr 	.data
    699   1.1      gwr 	.globl _Idle_count
    700   1.1      gwr _Idle_count:
    701   1.1      gwr 	.long	0
    702   1.1      gwr 	.text
    703   1.1      gwr 
    704   1.1      gwr 	.globl	Idle
    705   1.1      gwr Lidle:
    706   1.1      gwr 	stop	#PSL_LOWIPL
    707   1.1      gwr Idle:
    708   1.1      gwr 	movw	#PSL_HIGHIPL,sr
    709   1.1      gwr 	addql	#1, _Idle_count
    710   1.1      gwr 	tstl	_whichqs
    711   1.1      gwr 	jeq	Lidle
    712   1.1      gwr 	movw	#PSL_LOWIPL,sr
    713   1.1      gwr 	jra	Lsw1
    714   1.1      gwr 
    715   1.1      gwr Lbadsw:
    716   1.1      gwr 	movl	#Lsw0,sp@-
    717   1.1      gwr 	jbsr	_panic
    718   1.1      gwr 	/*NOTREACHED*/
    719   1.1      gwr 
    720   1.1      gwr /*
    721   1.1      gwr  * cpu_switch()
    722   1.1      gwr  * Hacked for sun3
    723   1.1      gwr  * XXX - Arg 1 is a proc pointer (curproc) but this doesn't use it.
    724   1.1      gwr  * XXX - Sould we use p->p_addr instead of curpcb? -gwr
    725   1.1      gwr  */
    726   1.1      gwr ENTRY(cpu_switch)
    727   1.1      gwr 	movl	_curpcb,a1		| current pcb
    728   1.1      gwr 	movw	sr,a1@(PCB_PS)		| save sr before changing ipl
    729   1.1      gwr #ifdef notyet
    730   1.1      gwr 	movl	_curproc,sp@-		| remember last proc running
    731   1.1      gwr #endif
    732   1.1      gwr 	clrl	_curproc
    733   1.1      gwr 
    734   1.1      gwr Lsw1:
    735   1.1      gwr 	/*
    736   1.1      gwr 	 * Find the highest-priority queue that isn't empty,
    737   1.1      gwr 	 * then take the first proc from that queue.
    738   1.1      gwr 	 */
    739   1.1      gwr 	clrl	d0
    740   1.1      gwr 	lea	_whichqs,a0
    741   1.1      gwr 	movl	a0@,d1
    742   1.1      gwr Lswchk:
    743   1.1      gwr 	btst	d0,d1
    744   1.1      gwr 	jne	Lswfnd
    745   1.1      gwr 	addqb	#1,d0
    746   1.1      gwr 	cmpb	#32,d0
    747   1.1      gwr 	jne	Lswchk
    748   1.1      gwr 	jra	Idle
    749   1.1      gwr Lswfnd:
    750   1.1      gwr 	movw	#PSL_HIGHIPL,sr		| lock out interrupts
    751   1.1      gwr 	movl	a0@,d1			| and check again...
    752   1.1      gwr 	bclr	d0,d1
    753   1.1      gwr 	jeq	Lsw1			| proc moved, rescan
    754   1.1      gwr 	movl	d1,a0@			| update whichqs
    755   1.1      gwr 	moveq	#1,d1			| double check for higher priority
    756   1.1      gwr 	lsll	d0,d1			| process (which may have snuck in
    757   1.1      gwr 	subql	#1,d1			| while we were finding this one)
    758   1.1      gwr 	andl	a0@,d1
    759   1.1      gwr 	jeq	Lswok			| no one got in, continue
    760   1.1      gwr 	movl	a0@,d1
    761   1.1      gwr 	bset	d0,d1			| otherwise put this one back
    762   1.1      gwr 	movl	d1,a0@
    763   1.1      gwr 	jra	Lsw1			| and rescan
    764   1.1      gwr Lswok:
    765   1.1      gwr 	movl	d0,d1
    766   1.1      gwr 	lslb	#3,d1			| convert queue number to index
    767   1.1      gwr 	addl	#_qs,d1			| locate queue (q)
    768   1.1      gwr 	movl	d1,a1
    769   1.1      gwr 	cmpl	a1@(P_FORW),a1		| anyone on queue?
    770   1.1      gwr 	jeq	Lbadsw			| no, panic
    771   1.1      gwr 	movl	a1@(P_FORW),a0		| p = q->p_forw
    772   1.1      gwr 	movl	a0@(P_FORW),a1@(P_FORW)	| q->p_forw = p->p_forw
    773   1.1      gwr 	movl	a0@(P_FORW),a1		| q = p->p_forw
    774   1.1      gwr 	movl	a0@(P_BACK),a1@(P_BACK)	| q->p_back = p->p_back
    775   1.1      gwr 	cmpl	a0@(P_FORW),d1		| anyone left on queue?
    776   1.1      gwr 	jeq	Lsw2			| no, skip
    777   1.1      gwr 	movl	_whichqs,d1
    778   1.1      gwr 	bset	d0,d1			| yes, reset bit
    779   1.1      gwr 	movl	d1,_whichqs
    780   1.1      gwr Lsw2:
    781   1.1      gwr 	movl	a0,_curproc
    782   1.1      gwr 	clrl	_want_resched
    783   1.1      gwr #ifdef notyet
    784   1.1      gwr 	movl	sp@+,a1			| XXX - Make this work!
    785   1.1      gwr 	cmpl	a0,a1			| switching to same proc?
    786   1.1      gwr 	jeq	Lswdone			| yes, skip save and restore
    787   1.1      gwr #endif
    788   1.1      gwr 	/*
    789   1.1      gwr 	 * Save state of previous process in its pcb.
    790   1.1      gwr 	 */
    791   1.1      gwr 	movl	_curpcb,a1
    792   1.1      gwr 	moveml	#0xFCFC,a1@(PCB_REGS)	| save non-scratch registers
    793   1.1      gwr 	movl	usp,a2			| grab USP (a2 has been saved)
    794   1.1      gwr 	movl	a2,a1@(PCB_USP)		| and save it
    795   1.1      gwr 
    796  1.13      gwr 	tstl	_fputype		| Do we have an fpu?
    797   1.1      gwr 	jeq	Lswnofpsave		| No?  Then don't try save.
    798   1.1      gwr 	lea	a1@(PCB_FPCTX),a2	| pointer to FP save area
    799   1.1      gwr 	fsave	a2@			| save FP state
    800   1.1      gwr 	tstb	a2@			| null state frame?
    801   1.1      gwr 	jeq	Lswnofpsave		| yes, all done
    802   1.1      gwr 	fmovem	fp0-fp7,a2@(FPF_REGS)		| save FP general regs
    803   1.1      gwr 	fmovem	fpcr/fpsr/fpi,a2@(FPF_FPCR)	| save FP control regs
    804   1.1      gwr Lswnofpsave:
    805   1.1      gwr 
    806   1.6      gwr 	/*
    807   1.6      gwr 	 * Now that we have saved all the registers that must be
    808   1.6      gwr 	 * preserved, we are free to use those registers until
    809   1.6      gwr 	 * we load the registers for the switched-to process.
    810   1.6      gwr 	 * In this section, keep:  a0=curproc, a1=curpcb
    811   1.6      gwr 	 */
    812   1.6      gwr 
    813   1.1      gwr #ifdef DIAGNOSTIC
    814   1.1      gwr 	tstl	a0@(P_WCHAN)
    815   1.1      gwr 	jne	Lbadsw
    816   1.1      gwr 	cmpb	#SRUN,a0@(P_STAT)
    817   1.1      gwr 	jne	Lbadsw
    818   1.1      gwr #endif
    819   1.1      gwr 	clrl	a0@(P_BACK)		| clear back link
    820   1.1      gwr 	movl	a0@(P_ADDR),a1		| get p_addr
    821   1.1      gwr 	movl	a1,_curpcb
    822   1.1      gwr 
    823   1.8      gwr 	/*
    824   1.8      gwr 	 * Load the new VM context (new MMU root pointer)
    825   1.8      gwr 	 */
    826   1.8      gwr 	movl	a0@(P_VMSPACE),a2	| vm = p->p_vmspace
    827   1.8      gwr #ifdef DIAGNOSTIC
    828   1.8      gwr 	tstl	a2			| map == VM_MAP_NULL?
    829   1.8      gwr 	jeq	Lbadsw			| panic
    830   1.8      gwr #endif
    831   1.8      gwr #ifdef PMAP_DEBUG
    832   1.8      gwr 	/*
    833   1.8      gwr 	 * Just call pmap_activate() for now.  Later on,
    834   1.8      gwr 	 * use the in-line version below (for speed).
    835   1.8      gwr 	 */
    836   1.8      gwr 	lea	a2@(VM_PMAP),a2 	| pmap = &vmspace.vm_pmap
    837   1.8      gwr 	pea	a2@			| push pmap
    838   1.8      gwr 	jbsr	_pmap_activate		| pmap_activate(pmap)
    839   1.8      gwr 	addql	#4,sp
    840   1.8      gwr 	movl	_curpcb,a1		| restore p_addr
    841   1.8      gwr #else
    842   1.8      gwr 	/* XXX - Later, use this inline version. */
    843   1.1      gwr 	/* Just load the new CPU Root Pointer (MMU) */
    844   1.8      gwr 	lea	_kernel_crp, a3		| our CPU Root Ptr. (CRP)
    845   1.8      gwr 	lea	a2@(VM_PMAP),a2 	| pmap = &vmspace.vm_pmap
    846   1.8      gwr 	movl	a2@(PM_A_PHYS),d0	| phys = pmap->pm_a_phys
    847   1.9   jeremy 	cmpl	a3@(4),d0		|  == kernel_crp.rp_addr ?
    848   1.8      gwr 	jeq	Lsame_mmuctx		| skip loadcrp/flush
    849   1.8      gwr 	/* OK, it is a new MMU context.  Load it up. */
    850   1.9   jeremy 	movl	d0,a3@(4)
    851   1.1      gwr 	movl	#CACHE_CLR,d0
    852   1.1      gwr 	movc	d0,cacr			| invalidate cache(s)
    853   1.1      gwr 	pflusha				| flush entire TLB
    854   1.8      gwr 	pmove	a3@,crp			| load new user root pointer
    855   1.8      gwr Lsame_mmuctx:
    856   1.8      gwr #endif
    857   1.1      gwr 
    858   1.6      gwr 	/*
    859   1.6      gwr 	 * Reload the registers for the new process.
    860   1.6      gwr 	 * After this point we can only use d0,d1,a0,a1
    861   1.6      gwr 	 */
    862   1.6      gwr 	moveml	a1@(PCB_REGS),#0xFCFC	| reload registers
    863   1.1      gwr 	movl	a1@(PCB_USP),a0
    864   1.1      gwr 	movl	a0,usp			| and USP
    865   1.1      gwr 
    866  1.13      gwr 	tstl	_fputype		| If we don't have an fpu,
    867   1.1      gwr 	jeq	Lres_skip		|  don't try to restore it.
    868   1.1      gwr 	lea	a1@(PCB_FPCTX),a0	| pointer to FP save area
    869   1.1      gwr 	tstb	a0@			| null state frame?
    870   1.1      gwr 	jeq	Lresfprest		| yes, easy
    871   1.1      gwr 	fmovem	a0@(FPF_FPCR),fpcr/fpsr/fpi	| restore FP control regs
    872   1.1      gwr 	fmovem	a0@(FPF_REGS),fp0-fp7		| restore FP general regs
    873   1.1      gwr Lresfprest:
    874   1.1      gwr 	frestore a0@			| restore state
    875   1.1      gwr Lres_skip:
    876   1.1      gwr 	movw	a1@(PCB_PS),d0		| no, restore PS
    877   1.1      gwr #ifdef DIAGNOSTIC
    878   1.1      gwr 	btst	#13,d0			| supervisor mode?
    879   1.1      gwr 	jeq	Lbadsw			| no? panic!
    880   1.1      gwr #endif
    881   1.1      gwr 	movw	d0,sr			| OK, restore PS
    882   1.1      gwr 	moveq	#1,d0			| return 1 (for alternate returns)
    883   1.1      gwr 	rts
    884   1.1      gwr 
    885   1.1      gwr /*
    886   1.1      gwr  * savectx(pcb)
    887   1.1      gwr  * Update pcb, saving current processor state.
    888   1.1      gwr  */
    889   1.1      gwr ENTRY(savectx)
    890   1.1      gwr 	movl	sp@(4),a1
    891   1.1      gwr 	movw	sr,a1@(PCB_PS)
    892   1.1      gwr 	movl	usp,a0			| grab USP
    893   1.1      gwr 	movl	a0,a1@(PCB_USP)		| and save it
    894   1.1      gwr 	moveml	#0xFCFC,a1@(PCB_REGS)	| save non-scratch registers
    895   1.1      gwr 
    896  1.13      gwr 	tstl	_fputype		| Do we have FPU?
    897   1.1      gwr 	jeq	Lsavedone		| No?  Then don't save state.
    898   1.1      gwr 	lea	a1@(PCB_FPCTX),a0	| pointer to FP save area
    899   1.1      gwr 	fsave	a0@			| save FP state
    900   1.1      gwr 	tstb	a0@			| null state frame?
    901   1.1      gwr 	jeq	Lsavedone		| yes, all done
    902   1.1      gwr 	fmovem	fp0-fp7,a0@(FPF_REGS)		| save FP general regs
    903   1.1      gwr 	fmovem	fpcr/fpsr/fpi,a0@(FPF_FPCR)	| save FP control regs
    904   1.1      gwr Lsavedone:
    905   1.1      gwr 	moveq	#0,d0			| return 0
    906   1.1      gwr 	rts
    907   1.1      gwr 
    908   1.1      gwr /* suline() `040 only */
    909   1.1      gwr 
    910   1.1      gwr #ifdef DEBUG
    911   1.1      gwr 	.data
    912   1.1      gwr 	.globl	fulltflush, fullcflush
    913   1.1      gwr fulltflush:
    914   1.1      gwr 	.long	0
    915   1.1      gwr fullcflush:
    916   1.1      gwr 	.long	0
    917   1.1      gwr 	.text
    918   1.1      gwr #endif
    919   1.1      gwr 
    920   1.1      gwr /*
    921   1.1      gwr  * Invalidate entire TLB.
    922   1.1      gwr  */
    923   1.1      gwr ENTRY(TBIA)
    924   1.1      gwr __TBIA:
    925   1.1      gwr 	pflusha
    926   1.1      gwr 	movl	#DC_CLEAR,d0
    927   1.1      gwr 	movc	d0,cacr			| invalidate on-chip d-cache
    928   1.1      gwr 	rts
    929   1.1      gwr 
    930   1.1      gwr /*
    931   1.1      gwr  * Invalidate any TLB entry for given VA (TB Invalidate Single)
    932   1.1      gwr  */
    933   1.1      gwr ENTRY(TBIS)
    934   1.1      gwr #ifdef DEBUG
    935   1.1      gwr 	tstl	fulltflush		| being conservative?
    936   1.1      gwr 	jne	__TBIA			| yes, flush entire TLB
    937   1.1      gwr #endif
    938   1.1      gwr 	movl	sp@(4),a0
    939   1.1      gwr 	pflush	#0,#0,a0@		| flush address from both sides
    940   1.1      gwr 	movl	#DC_CLEAR,d0
    941   1.1      gwr 	movc	d0,cacr			| invalidate on-chip data cache
    942   1.1      gwr 	rts
    943   1.1      gwr 
    944   1.1      gwr /*
    945   1.1      gwr  * Invalidate supervisor side of TLB
    946   1.1      gwr  */
    947   1.1      gwr ENTRY(TBIAS)
    948   1.1      gwr #ifdef DEBUG
    949   1.1      gwr 	tstl	fulltflush		| being conservative?
    950   1.1      gwr 	jne	__TBIA			| yes, flush everything
    951   1.1      gwr #endif
    952   1.1      gwr 	pflush	#4,#4			| flush supervisor TLB entries
    953   1.1      gwr 	movl	#DC_CLEAR,d0
    954   1.1      gwr 	movc	d0,cacr			| invalidate on-chip d-cache
    955   1.1      gwr 	rts
    956   1.1      gwr 
    957   1.1      gwr /*
    958   1.1      gwr  * Invalidate user side of TLB
    959   1.1      gwr  */
    960   1.1      gwr ENTRY(TBIAU)
    961   1.1      gwr #ifdef DEBUG
    962   1.1      gwr 	tstl	fulltflush		| being conservative?
    963   1.1      gwr 	jne	__TBIA			| yes, flush everything
    964   1.1      gwr #endif
    965   1.1      gwr 	pflush	#0,#4			| flush user TLB entries
    966   1.1      gwr 	movl	#DC_CLEAR,d0
    967   1.1      gwr 	movc	d0,cacr			| invalidate on-chip d-cache
    968   1.1      gwr 	rts
    969   1.1      gwr 
    970   1.1      gwr /*
    971   1.1      gwr  * Invalidate instruction cache
    972   1.1      gwr  */
    973   1.1      gwr ENTRY(ICIA)
    974   1.1      gwr 	movl	#IC_CLEAR,d0
    975   1.1      gwr 	movc	d0,cacr			| invalidate i-cache
    976   1.1      gwr 	rts
    977   1.1      gwr 
    978   1.1      gwr /*
    979   1.1      gwr  * Invalidate data cache.
    980   1.1      gwr  * NOTE: we do not flush 68030 on-chip cache as there are no aliasing
    981   1.1      gwr  * problems with DC_WA.  The only cases we have to worry about are context
    982   1.1      gwr  * switch and TLB changes, both of which are handled "in-line" in resume
    983   1.1      gwr  * and TBI*.
    984   1.1      gwr  */
    985   1.1      gwr ENTRY(DCIA)
    986   1.1      gwr __DCIA:
    987   1.1      gwr 	rts
    988   1.1      gwr 
    989   1.1      gwr ENTRY(DCIS)
    990   1.1      gwr __DCIS:
    991   1.1      gwr 	rts
    992   1.1      gwr 
    993   1.1      gwr /*
    994   1.1      gwr  * Invalidate data cache.
    995   1.1      gwr  */
    996   1.1      gwr ENTRY(DCIU)
    997  1.11      gwr 	movl	#DC_CLEAR,d0
    998  1.11      gwr 	movc	d0,cacr			| invalidate on-chip d-cache
    999   1.1      gwr 	rts
   1000   1.1      gwr 
   1001   1.1      gwr /* ICPL, ICPP, DCPL, DCPP, DCPA, DCFL, DCFP */
   1002   1.1      gwr 
   1003   1.1      gwr ENTRY(PCIA)
   1004   1.1      gwr 	movl	#DC_CLEAR,d0
   1005   1.1      gwr 	movc	d0,cacr			| invalidate on-chip d-cache
   1006   1.1      gwr 	rts
   1007   1.1      gwr 
   1008   1.1      gwr ENTRY(ecacheon)
   1009   1.1      gwr 	rts
   1010   1.1      gwr 
   1011   1.1      gwr ENTRY(ecacheoff)
   1012   1.1      gwr 	rts
   1013   1.1      gwr 
   1014   1.1      gwr /*
   1015   1.1      gwr  * Get callers current SP value.
   1016   1.1      gwr  * Note that simply taking the address of a local variable in a C function
   1017   1.1      gwr  * doesn't work because callee saved registers may be outside the stack frame
   1018   1.1      gwr  * defined by A6 (e.g. GCC generated code).
   1019   1.1      gwr  *
   1020   1.1      gwr  * [I don't think the ENTRY() macro will do the right thing with this -- glass]
   1021   1.1      gwr  */
   1022   1.1      gwr 	.globl	_getsp
   1023   1.1      gwr _getsp:
   1024   1.1      gwr 	movl	sp,d0			| get current SP
   1025   1.1      gwr 	addql	#4,d0			| compensate for return address
   1026   1.1      gwr 	rts
   1027   1.1      gwr 
   1028   1.1      gwr ENTRY(getsfc)
   1029   1.1      gwr 	movc	sfc,d0
   1030   1.1      gwr 	rts
   1031   1.1      gwr 
   1032   1.1      gwr ENTRY(getdfc)
   1033   1.1      gwr 	movc	dfc,d0
   1034   1.1      gwr 	rts
   1035   1.1      gwr 
   1036   1.1      gwr ENTRY(getvbr)
   1037   1.1      gwr 	movc vbr, d0
   1038   1.1      gwr 	rts
   1039   1.1      gwr 
   1040   1.1      gwr ENTRY(setvbr)
   1041   1.1      gwr 	movl sp@(4), d0
   1042   1.1      gwr 	movc d0, vbr
   1043   1.1      gwr 	rts
   1044   1.1      gwr 
   1045   1.1      gwr /*
   1046   1.1      gwr  * Load a new CPU Root Pointer (CRP) into the MMU.
   1047   1.2      gwr  *	void	loadcrp(struct mmu_rootptr *);
   1048   1.1      gwr  */
   1049   1.1      gwr ENTRY(loadcrp)
   1050   1.1      gwr 	movl	sp@(4),a0		| arg1: &CRP
   1051   1.1      gwr 	movl	#CACHE_CLR,d0
   1052   1.1      gwr 	movc	d0,cacr			| invalidate cache(s)
   1053   1.1      gwr 	pflusha				| flush entire TLB
   1054   1.1      gwr 	pmove	a0@,crp			| load new user root pointer
   1055  1.10      gwr 	rts
   1056  1.10      gwr 
   1057  1.10      gwr /*
   1058  1.10      gwr  * Get the physical address of the PTE for a given VA.
   1059  1.10      gwr  */
   1060  1.10      gwr ENTRY(ptest_addr)
   1061  1.10      gwr 	movl	sp@(4),a0		| VA
   1062  1.10      gwr 	ptestr	#5,a0@,#7,a1		| a1 = addr of PTE
   1063  1.10      gwr 	movl	a1,d0
   1064   1.1      gwr 	rts
   1065   1.1      gwr 
   1066   1.1      gwr /*
   1067   1.1      gwr  * Set processor priority level calls.  Most are implemented with
   1068   1.1      gwr  * inline asm expansions.  However, we need one instantiation here
   1069   1.1      gwr  * in case some non-optimized code makes external references.
   1070   1.1      gwr  * Most places will use the inlined function param.h supplies.
   1071   1.1      gwr  */
   1072   1.1      gwr 
   1073   1.1      gwr ENTRY(_spl)
   1074   1.1      gwr 	movl	sp@(4),d1
   1075   1.1      gwr 	clrl	d0
   1076   1.1      gwr 	movw	sr,d0
   1077   1.1      gwr 	movw	d1,sr
   1078   1.1      gwr 	rts
   1079   1.1      gwr 
   1080   1.1      gwr ENTRY(getsr)
   1081   1.1      gwr 	moveq	#0, d0
   1082   1.1      gwr 	movw	sr, d0
   1083   1.1      gwr 	rts
   1084   1.1      gwr 
   1085   1.1      gwr /*
   1086   1.1      gwr  * Save and restore 68881 state.
   1087   1.1      gwr  */
   1088   1.1      gwr ENTRY(m68881_save)
   1089   1.1      gwr 	movl	sp@(4),a0		| save area pointer
   1090   1.1      gwr 	fsave	a0@			| save state
   1091   1.1      gwr 	tstb	a0@			| null state frame?
   1092   1.1      gwr 	jeq	Lm68881sdone		| yes, all done
   1093   1.1      gwr 	fmovem fp0-fp7,a0@(FPF_REGS)		| save FP general regs
   1094   1.1      gwr 	fmovem fpcr/fpsr/fpi,a0@(FPF_FPCR)	| save FP control regs
   1095   1.1      gwr Lm68881sdone:
   1096   1.1      gwr 	rts
   1097   1.1      gwr 
   1098   1.1      gwr ENTRY(m68881_restore)
   1099   1.1      gwr 	movl	sp@(4),a0		| save area pointer
   1100   1.1      gwr 	tstb	a0@			| null state frame?
   1101   1.1      gwr 	jeq	Lm68881rdone		| yes, easy
   1102   1.1      gwr 	fmovem	a0@(FPF_FPCR),fpcr/fpsr/fpi	| restore FP control regs
   1103   1.1      gwr 	fmovem	a0@(FPF_REGS),fp0-fp7		| restore FP general regs
   1104   1.1      gwr Lm68881rdone:
   1105   1.1      gwr 	frestore a0@			| restore state
   1106   1.1      gwr 	rts
   1107   1.1      gwr 
   1108   1.1      gwr /*
   1109   1.1      gwr  * _delay(unsigned N)
   1110   1.1      gwr  * Delay for at least (N/256) microseconds.
   1111   1.1      gwr  * This routine depends on the variable:  delay_divisor
   1112   1.1      gwr  * which should be set based on the CPU clock rate.
   1113   1.1      gwr  * XXX: Currently this is set in sun3_startup.c based on the
   1114   1.1      gwr  * XXX: CPU model but this should be determined at run time...
   1115   1.1      gwr  */
   1116   1.1      gwr 	.globl	__delay
   1117   1.1      gwr __delay:
   1118   1.1      gwr 	| d0 = arg = (usecs << 8)
   1119   1.1      gwr 	movl	sp@(4),d0
   1120   1.1      gwr 	| d1 = delay_divisor;
   1121   1.1      gwr 	movl	_delay_divisor,d1
   1122   1.1      gwr L_delay:
   1123   1.1      gwr 	subl	d1,d0
   1124   1.1      gwr 	jgt	L_delay
   1125   1.1      gwr 	rts
   1126   1.1      gwr 
   1127   1.1      gwr 
   1128   1.1      gwr | Define some addresses, mostly so DDB can print useful info.
   1129   1.1      gwr 	.globl	_kernbase
   1130   1.1      gwr 	.set	_kernbase,KERNBASE
   1131   1.1      gwr 	.globl	_dvma_base
   1132   1.1      gwr 	.set	_dvma_base,DVMA_SPACE_START
   1133   1.1      gwr 	.globl	_prom_start
   1134   1.1      gwr 	.set	_prom_start,MONSTART
   1135   1.1      gwr 	.globl	_prom_base
   1136   1.1      gwr 	.set	_prom_base,PROM_BASE
   1137   1.1      gwr 
   1138   1.1      gwr |The end!
   1139