if_le.c revision 1.26 1 1.26 agc /* $NetBSD: if_le.c,v 1.26 2003/08/07 16:30:07 agc Exp $ */
2 1.1 ragge
3 1.1 ragge /*-
4 1.14 ragge * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.13 mycroft * All rights reserved.
6 1.13 mycroft *
7 1.13 mycroft * This code is derived from software contributed to The NetBSD Foundation
8 1.14 ragge * by Charles M. Hannum and by Jason R. Thorpe of the Numerical Aerospace
9 1.14 ragge * Simulation Facility, NASA Ames Research Center.
10 1.13 mycroft *
11 1.13 mycroft * Redistribution and use in source and binary forms, with or without
12 1.13 mycroft * modification, are permitted provided that the following conditions
13 1.13 mycroft * are met:
14 1.13 mycroft * 1. Redistributions of source code must retain the above copyright
15 1.13 mycroft * notice, this list of conditions and the following disclaimer.
16 1.13 mycroft * 2. Redistributions in binary form must reproduce the above copyright
17 1.13 mycroft * notice, this list of conditions and the following disclaimer in the
18 1.13 mycroft * documentation and/or other materials provided with the distribution.
19 1.13 mycroft * 3. All advertising materials mentioning features or use of this software
20 1.13 mycroft * must display the following acknowledgement:
21 1.14 ragge * This product includes software developed by the NetBSD
22 1.14 ragge * Foundation, Inc. and its contributors.
23 1.13 mycroft * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.13 mycroft * contributors may be used to endorse or promote products derived
25 1.13 mycroft * from this software without specific prior written permission.
26 1.13 mycroft *
27 1.13 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.13 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.13 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.13 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.13 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.13 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.13 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.13 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.13 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.13 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.13 mycroft * POSSIBILITY OF SUCH DAMAGE.
38 1.13 mycroft */
39 1.13 mycroft
40 1.13 mycroft /*-
41 1.1 ragge * Copyright (c) 1992, 1993
42 1.1 ragge * The Regents of the University of California. All rights reserved.
43 1.1 ragge *
44 1.1 ragge * This code is derived from software contributed to Berkeley by
45 1.1 ragge * Ralph Campbell and Rick Macklem.
46 1.1 ragge *
47 1.1 ragge * Redistribution and use in source and binary forms, with or without
48 1.1 ragge * modification, are permitted provided that the following conditions
49 1.1 ragge * are met:
50 1.1 ragge * 1. Redistributions of source code must retain the above copyright
51 1.1 ragge * notice, this list of conditions and the following disclaimer.
52 1.1 ragge * 2. Redistributions in binary form must reproduce the above copyright
53 1.1 ragge * notice, this list of conditions and the following disclaimer in the
54 1.1 ragge * documentation and/or other materials provided with the distribution.
55 1.26 agc * 3. Neither the name of the University nor the names of its contributors
56 1.1 ragge * may be used to endorse or promote products derived from this software
57 1.1 ragge * without specific prior written permission.
58 1.1 ragge *
59 1.1 ragge * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
60 1.1 ragge * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
61 1.1 ragge * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
62 1.1 ragge * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
63 1.1 ragge * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
64 1.1 ragge * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
65 1.1 ragge * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
66 1.1 ragge * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
67 1.1 ragge * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
68 1.1 ragge * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
69 1.1 ragge * SUCH DAMAGE.
70 1.1 ragge *
71 1.1 ragge * @(#)if_le.c 8.2 (Berkeley) 11/16/93
72 1.1 ragge */
73 1.25 lukem
74 1.25 lukem #include <sys/cdefs.h>
75 1.26 agc __KERNEL_RCSID(0, "$NetBSD: if_le.c,v 1.26 2003/08/07 16:30:07 agc Exp $");
76 1.1 ragge
77 1.11 jonathan #include "opt_inet.h"
78 1.1 ragge #include "bpfilter.h"
79 1.1 ragge
80 1.1 ragge #include <sys/param.h>
81 1.1 ragge #include <sys/syslog.h>
82 1.1 ragge #include <sys/socket.h>
83 1.1 ragge #include <sys/device.h>
84 1.5 ragge #include <sys/reboot.h>
85 1.19 mrg
86 1.19 mrg #include <uvm/uvm_extern.h>
87 1.14 ragge
88 1.1 ragge #include <net/if.h>
89 1.6 is #include <net/if_ether.h>
90 1.7 thorpej #include <net/if_media.h>
91 1.1 ragge
92 1.21 lukem #ifdef INET
93 1.1 ragge #include <netinet/in.h>
94 1.6 is #include <netinet/if_inarp.h>
95 1.1 ragge #endif
96 1.1 ragge
97 1.1 ragge #include <machine/cpu.h>
98 1.14 ragge #include <machine/nexus.h>
99 1.14 ragge #include <machine/scb.h>
100 1.1 ragge
101 1.12 drochner #include <dev/ic/lancereg.h>
102 1.12 drochner #include <dev/ic/lancevar.h>
103 1.1 ragge #include <dev/ic/am7990reg.h>
104 1.1 ragge #include <dev/ic/am7990var.h>
105 1.1 ragge
106 1.14 ragge #include "ioconf.h"
107 1.1 ragge
108 1.14 ragge #define LEVEC 0xd4 /* Interrupt vector on 3300/3400 */
109 1.1 ragge
110 1.14 ragge struct le_softc {
111 1.14 ragge struct am7990_softc sc_am7990; /* Must be first */
112 1.17 matt struct evcnt sc_intrcnt;
113 1.14 ragge volatile u_short *sc_rap;
114 1.14 ragge volatile u_short *sc_rdp;
115 1.14 ragge };
116 1.1 ragge
117 1.14 ragge int le_ibus_match __P((struct device *, struct cfdata *, void *));
118 1.14 ragge void le_ibus_attach __P((struct device *, struct device *, void *));
119 1.14 ragge void lewrcsr __P((struct lance_softc *, u_int16_t, u_int16_t));
120 1.14 ragge u_int16_t lerdcsr __P((struct lance_softc *, u_int16_t));
121 1.14 ragge void lance_copytobuf_gap2 __P((struct lance_softc *, void *, int, int));
122 1.14 ragge void lance_copyfrombuf_gap2 __P((struct lance_softc *, void *, int, int));
123 1.14 ragge void lance_zerobuf_gap2 __P((struct lance_softc *, int, int));
124 1.1 ragge
125 1.23 thorpej CFATTACH_DECL(le_ibus, sizeof(struct le_softc),
126 1.24 thorpej le_ibus_match, le_ibus_attach, NULL, NULL);
127 1.9 thorpej
128 1.14 ragge void
129 1.14 ragge lewrcsr(ls, port, val)
130 1.14 ragge struct lance_softc *ls;
131 1.1 ragge u_int16_t port, val;
132 1.1 ragge {
133 1.14 ragge struct le_softc *sc = (void *)ls;
134 1.1 ragge
135 1.14 ragge *sc->sc_rap = port;
136 1.14 ragge *sc->sc_rdp = val;
137 1.1 ragge }
138 1.1 ragge
139 1.14 ragge u_int16_t
140 1.14 ragge lerdcsr(ls, port)
141 1.14 ragge struct lance_softc *ls;
142 1.1 ragge u_int16_t port;
143 1.1 ragge {
144 1.14 ragge struct le_softc *sc = (void *)ls;
145 1.1 ragge
146 1.14 ragge *sc->sc_rap = port;
147 1.14 ragge return *sc->sc_rdp;
148 1.4 ragge }
149 1.4 ragge
150 1.1 ragge int
151 1.14 ragge le_ibus_match(parent, cf, aux)
152 1.1 ragge struct device *parent;
153 1.10 ragge struct cfdata *cf;
154 1.10 ragge void *aux;
155 1.1 ragge {
156 1.14 ragge struct bp_conf *bp = aux;
157 1.1 ragge
158 1.14 ragge if (strcmp("lance", bp->type))
159 1.14 ragge return 0;
160 1.14 ragge return 1;
161 1.1 ragge }
162 1.1 ragge
163 1.1 ragge void
164 1.14 ragge le_ibus_attach(parent, self, aux)
165 1.1 ragge struct device *parent, *self;
166 1.1 ragge void *aux;
167 1.1 ragge {
168 1.14 ragge struct le_softc *sc = (void *)self;
169 1.14 ragge int *lance_addr;
170 1.14 ragge int i, vec, br;
171 1.14 ragge
172 1.14 ragge sc->sc_rdp = (short *)vax_map_physmem(0x20084400, 1);
173 1.14 ragge sc->sc_rap = sc->sc_rdp + 2;
174 1.14 ragge
175 1.14 ragge /*
176 1.14 ragge * Set interrupt vector, by forcing an interrupt.
177 1.14 ragge */
178 1.14 ragge scb_vecref(0, 0); /* Clear vector ref */
179 1.14 ragge *sc->sc_rap = LE_CSR0;
180 1.14 ragge *sc->sc_rdp = LE_C0_STOP;
181 1.14 ragge DELAY(100);
182 1.14 ragge *sc->sc_rdp = LE_C0_INIT|LE_C0_INEA;
183 1.14 ragge DELAY(100000);
184 1.14 ragge i = scb_vecref(&vec, &br);
185 1.14 ragge if (i == 0 || vec == 0)
186 1.14 ragge return;
187 1.17 matt scb_vecalloc(vec, (void (*)(void *))am7990_intr, sc,
188 1.17 matt SCB_ISTACK, &sc->sc_intrcnt);
189 1.18 matt evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, NULL,
190 1.18 matt self->dv_xname, "intr");
191 1.14 ragge
192 1.14 ragge printf(": vec %o ipl %x\n%s", vec, br, self->dv_xname);
193 1.14 ragge /*
194 1.14 ragge * MD functions.
195 1.14 ragge */
196 1.14 ragge sc->sc_am7990.lsc.sc_rdcsr = lerdcsr;
197 1.12 drochner sc->sc_am7990.lsc.sc_wrcsr = lewrcsr;
198 1.12 drochner sc->sc_am7990.lsc.sc_nocarrier = NULL;
199 1.1 ragge
200 1.14 ragge sc->sc_am7990.lsc.sc_mem =
201 1.14 ragge (void *)uvm_km_valloc(kernel_map, (128 * 1024));
202 1.14 ragge if (sc->sc_am7990.lsc.sc_mem == 0)
203 1.14 ragge return;
204 1.14 ragge
205 1.14 ragge ioaccess((vaddr_t)sc->sc_am7990.lsc.sc_mem, 0x20120000,
206 1.14 ragge (128 * 1024) >> VAX_PGSHIFT);
207 1.14 ragge
208 1.14 ragge
209 1.14 ragge sc->sc_am7990.lsc.sc_addr = 0;
210 1.14 ragge sc->sc_am7990.lsc.sc_memsize = (64 * 1024);
211 1.14 ragge
212 1.14 ragge sc->sc_am7990.lsc.sc_copytodesc = lance_copytobuf_gap2;
213 1.14 ragge sc->sc_am7990.lsc.sc_copyfromdesc = lance_copyfrombuf_gap2;
214 1.14 ragge sc->sc_am7990.lsc.sc_copytobuf = lance_copytobuf_gap2;
215 1.14 ragge sc->sc_am7990.lsc.sc_copyfrombuf = lance_copyfrombuf_gap2;
216 1.14 ragge sc->sc_am7990.lsc.sc_zerobuf = lance_zerobuf_gap2;
217 1.1 ragge
218 1.1 ragge /*
219 1.1 ragge * Get the ethernet address out of rom
220 1.1 ragge */
221 1.14 ragge lance_addr = (int *)vax_map_physmem(0x20084200, 1);
222 1.14 ragge for (i = 0; i < 6; i++)
223 1.14 ragge sc->sc_am7990.lsc.sc_enaddr[i] = (u_char)lance_addr[i];
224 1.14 ragge vax_unmap_physmem((vaddr_t)lance_addr, 1);
225 1.1 ragge
226 1.12 drochner bcopy(self->dv_xname, sc->sc_am7990.lsc.sc_ethercom.ec_if.if_xname,
227 1.6 is IFNAMSIZ);
228 1.1 ragge am7990_config(&sc->sc_am7990);
229 1.1 ragge }
230 1.1 ragge
231 1.1 ragge /*
232 1.14 ragge * gap2: two bytes of data followed by two bytes of pad.
233 1.14 ragge *
234 1.14 ragge * Buffers must be 4-byte aligned. The code doesn't worry about
235 1.14 ragge * doing an extra byte.
236 1.1 ragge */
237 1.14 ragge
238 1.1 ragge void
239 1.14 ragge lance_copytobuf_gap2(sc, fromv, boff, len)
240 1.14 ragge struct lance_softc *sc;
241 1.14 ragge void *fromv;
242 1.14 ragge int boff;
243 1.14 ragge register int len;
244 1.1 ragge {
245 1.14 ragge volatile caddr_t buf = sc->sc_mem;
246 1.14 ragge register caddr_t from = fromv;
247 1.14 ragge register volatile u_int16_t *bptr;
248 1.14 ragge
249 1.14 ragge if (boff & 0x1) {
250 1.14 ragge /* handle unaligned first byte */
251 1.14 ragge bptr = ((volatile u_int16_t *)buf) + (boff - 1);
252 1.14 ragge *bptr = (*from++ << 8) | (*bptr & 0xff);
253 1.14 ragge bptr += 2;
254 1.14 ragge len--;
255 1.14 ragge } else
256 1.14 ragge bptr = ((volatile u_int16_t *)buf) + boff;
257 1.14 ragge while (len > 1) {
258 1.14 ragge *bptr = (from[1] << 8) | (from[0] & 0xff);
259 1.14 ragge bptr += 2;
260 1.14 ragge from += 2;
261 1.14 ragge len -= 2;
262 1.14 ragge }
263 1.14 ragge if (len == 1)
264 1.14 ragge *bptr = (u_int16_t)*from;
265 1.14 ragge }
266 1.14 ragge
267 1.14 ragge void
268 1.14 ragge lance_copyfrombuf_gap2(sc, tov, boff, len)
269 1.14 ragge struct lance_softc *sc;
270 1.14 ragge void *tov;
271 1.14 ragge int boff, len;
272 1.14 ragge {
273 1.14 ragge volatile caddr_t buf = sc->sc_mem;
274 1.14 ragge register caddr_t to = tov;
275 1.14 ragge register volatile u_int16_t *bptr;
276 1.14 ragge register u_int16_t tmp;
277 1.14 ragge
278 1.14 ragge if (boff & 0x1) {
279 1.14 ragge /* handle unaligned first byte */
280 1.14 ragge bptr = ((volatile u_int16_t *)buf) + (boff - 1);
281 1.14 ragge *to++ = (*bptr >> 8) & 0xff;
282 1.14 ragge bptr += 2;
283 1.14 ragge len--;
284 1.14 ragge } else
285 1.14 ragge bptr = ((volatile u_int16_t *)buf) + boff;
286 1.14 ragge while (len > 1) {
287 1.14 ragge tmp = *bptr;
288 1.14 ragge *to++ = tmp & 0xff;
289 1.14 ragge *to++ = (tmp >> 8) & 0xff;
290 1.14 ragge bptr += 2;
291 1.14 ragge len -= 2;
292 1.14 ragge }
293 1.14 ragge if (len == 1)
294 1.14 ragge *to = *bptr & 0xff;
295 1.14 ragge }
296 1.14 ragge
297 1.14 ragge void
298 1.14 ragge lance_zerobuf_gap2(sc, boff, len)
299 1.14 ragge struct lance_softc *sc;
300 1.14 ragge int boff, len;
301 1.14 ragge {
302 1.14 ragge volatile caddr_t buf = sc->sc_mem;
303 1.14 ragge register volatile u_int16_t *bptr;
304 1.1 ragge
305 1.14 ragge if ((unsigned)boff & 0x1) {
306 1.14 ragge bptr = ((volatile u_int16_t *)buf) + (boff - 1);
307 1.14 ragge *bptr &= 0xff;
308 1.14 ragge bptr += 2;
309 1.14 ragge len--;
310 1.14 ragge } else
311 1.14 ragge bptr = ((volatile u_int16_t *)buf) + boff;
312 1.14 ragge while (len > 0) {
313 1.14 ragge *bptr = 0;
314 1.14 ragge bptr += 2;
315 1.14 ragge len -= 2;
316 1.1 ragge }
317 1.14 ragge }
318