if_le_vsbus.c revision 1.15 1 1.15 thorpej /* $NetBSD: if_le_vsbus.c,v 1.15 2002/10/02 16:02:32 thorpej Exp $ */
2 1.1 ragge
3 1.1 ragge /*-
4 1.1 ragge * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 1.1 ragge * All rights reserved.
6 1.1 ragge *
7 1.1 ragge * This code is derived from software contributed to The NetBSD Foundation
8 1.1 ragge * by Charles M. Hannum.
9 1.1 ragge *
10 1.1 ragge * Redistribution and use in source and binary forms, with or without
11 1.1 ragge * modification, are permitted provided that the following conditions
12 1.1 ragge * are met:
13 1.1 ragge * 1. Redistributions of source code must retain the above copyright
14 1.1 ragge * notice, this list of conditions and the following disclaimer.
15 1.1 ragge * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 ragge * notice, this list of conditions and the following disclaimer in the
17 1.1 ragge * documentation and/or other materials provided with the distribution.
18 1.1 ragge * 3. All advertising materials mentioning features or use of this software
19 1.1 ragge * must display the following acknowledgement:
20 1.1 ragge * This product includes software developed by the NetBSD
21 1.1 ragge * Foundation, Inc. and its contributors.
22 1.1 ragge * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 ragge * contributors may be used to endorse or promote products derived
24 1.1 ragge * from this software without specific prior written permission.
25 1.1 ragge *
26 1.1 ragge * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 ragge * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 ragge * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 ragge * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 ragge * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 ragge * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 ragge * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 ragge * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 ragge * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 ragge * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 ragge * POSSIBILITY OF SUCH DAMAGE.
37 1.1 ragge */
38 1.1 ragge
39 1.1 ragge /*-
40 1.1 ragge * Copyright (c) 1992, 1993
41 1.1 ragge * The Regents of the University of California. All rights reserved.
42 1.1 ragge *
43 1.1 ragge * This code is derived from software contributed to Berkeley by
44 1.1 ragge * Ralph Campbell and Rick Macklem.
45 1.1 ragge *
46 1.1 ragge * Redistribution and use in source and binary forms, with or without
47 1.1 ragge * modification, are permitted provided that the following conditions
48 1.1 ragge * are met:
49 1.1 ragge * 1. Redistributions of source code must retain the above copyright
50 1.1 ragge * notice, this list of conditions and the following disclaimer.
51 1.1 ragge * 2. Redistributions in binary form must reproduce the above copyright
52 1.1 ragge * notice, this list of conditions and the following disclaimer in the
53 1.1 ragge * documentation and/or other materials provided with the distribution.
54 1.1 ragge * 3. All advertising materials mentioning features or use of this software
55 1.1 ragge * must display the following acknowledgement:
56 1.1 ragge * This product includes software developed by the University of
57 1.1 ragge * California, Berkeley and its contributors.
58 1.1 ragge * 4. Neither the name of the University nor the names of its contributors
59 1.1 ragge * may be used to endorse or promote products derived from this software
60 1.1 ragge * without specific prior written permission.
61 1.1 ragge *
62 1.1 ragge * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
63 1.1 ragge * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
64 1.1 ragge * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
65 1.1 ragge * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
66 1.1 ragge * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
67 1.1 ragge * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
68 1.1 ragge * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
69 1.1 ragge * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
70 1.1 ragge * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
71 1.1 ragge * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
72 1.1 ragge * SUCH DAMAGE.
73 1.1 ragge *
74 1.1 ragge * @(#)if_le.c 8.2 (Berkeley) 11/16/93
75 1.1 ragge */
76 1.1 ragge
77 1.1 ragge #include "opt_inet.h"
78 1.1 ragge #include "bpfilter.h"
79 1.1 ragge
80 1.1 ragge #include <sys/param.h>
81 1.1 ragge #include <sys/syslog.h>
82 1.1 ragge #include <sys/socket.h>
83 1.1 ragge #include <sys/device.h>
84 1.1 ragge #include <sys/reboot.h>
85 1.1 ragge
86 1.10 mrg #include <uvm/uvm_extern.h>
87 1.1 ragge
88 1.1 ragge #include <net/if.h>
89 1.1 ragge #include <net/if_ether.h>
90 1.1 ragge #include <net/if_media.h>
91 1.1 ragge
92 1.12 lukem #ifdef INET
93 1.1 ragge #include <netinet/in.h>
94 1.1 ragge #include <netinet/if_inarp.h>
95 1.1 ragge #endif
96 1.1 ragge
97 1.1 ragge #include <machine/cpu.h>
98 1.2 ragge #include <machine/sid.h>
99 1.3 matt #include <machine/scb.h>
100 1.1 ragge #include <machine/bus.h>
101 1.1 ragge #include <machine/vsbus.h>
102 1.1 ragge
103 1.1 ragge #include <dev/ic/lancereg.h>
104 1.1 ragge #include <dev/ic/lancevar.h>
105 1.1 ragge #include <dev/ic/am7990reg.h>
106 1.1 ragge #include <dev/ic/am7990var.h>
107 1.1 ragge
108 1.1 ragge #include "ioconf.h"
109 1.1 ragge
110 1.1 ragge struct le_softc {
111 1.1 ragge struct am7990_softc sc_am7990; /* Must be first */
112 1.7 matt struct evcnt sc_intrcnt;
113 1.4 matt bus_dmamap_t sc_dm;
114 1.1 ragge volatile u_short *sc_rap;
115 1.1 ragge volatile u_short *sc_rdp;
116 1.1 ragge };
117 1.1 ragge
118 1.4 matt static int le_vsbus_match __P((struct device *, struct cfdata *, void *));
119 1.4 matt static void le_vsbus_attach __P((struct device *, struct device *, void *));
120 1.1 ragge static void lewrcsr __P((struct lance_softc *, u_int16_t, u_int16_t));
121 1.1 ragge static u_int16_t lerdcsr __P((struct lance_softc *, u_int16_t));
122 1.1 ragge
123 1.14 thorpej CFATTACH_DECL(le_vsbus, sizeof(struct le_softc),
124 1.15 thorpej le_vsbus_match, le_vsbus_attach, NULL, NULL);
125 1.1 ragge
126 1.4 matt static void
127 1.1 ragge lewrcsr(ls, port, val)
128 1.1 ragge struct lance_softc *ls;
129 1.1 ragge u_int16_t port, val;
130 1.1 ragge {
131 1.1 ragge struct le_softc *sc = (void *)ls;
132 1.1 ragge
133 1.1 ragge *sc->sc_rap = port;
134 1.1 ragge *sc->sc_rdp = val;
135 1.1 ragge }
136 1.1 ragge
137 1.4 matt static u_int16_t
138 1.1 ragge lerdcsr(ls, port)
139 1.1 ragge struct lance_softc *ls;
140 1.1 ragge u_int16_t port;
141 1.1 ragge {
142 1.1 ragge struct le_softc *sc = (void *)ls;
143 1.1 ragge
144 1.1 ragge *sc->sc_rap = port;
145 1.1 ragge return *sc->sc_rdp;
146 1.1 ragge }
147 1.1 ragge
148 1.4 matt static int
149 1.1 ragge le_vsbus_match(parent, cf, aux)
150 1.1 ragge struct device *parent;
151 1.1 ragge struct cfdata *cf;
152 1.1 ragge void *aux;
153 1.1 ragge {
154 1.4 matt struct vsbus_attach_args *va = aux;
155 1.1 ragge volatile short *rdp, *rap;
156 1.4 matt struct leinit initblock;
157 1.4 matt bus_dmamap_t map;
158 1.4 matt int i;
159 1.4 matt int rv = 0;
160 1.4 matt int error;
161 1.1 ragge
162 1.11 ragge if (vax_boardtype == VAX_BTYP_49 || vax_boardtype == VAX_BTYP_53)
163 1.2 ragge return 0;
164 1.4 matt
165 1.4 matt error = bus_dmamap_create(va->va_dmat, sizeof(initblock), 1,
166 1.5 ragge sizeof(initblock), 0, BUS_DMA_NOWAIT, &map);
167 1.4 matt if (error) {
168 1.4 matt return 0;
169 1.4 matt }
170 1.4 matt
171 1.4 matt error = bus_dmamap_load(va->va_dmat, map, &initblock,
172 1.4 matt sizeof(initblock), NULL, BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
173 1.4 matt if (error) {
174 1.4 matt bus_dmamap_destroy(va->va_dmat, map);
175 1.4 matt return 0;
176 1.4 matt }
177 1.4 matt
178 1.4 matt memset(&initblock, 0, sizeof(initblock));
179 1.4 matt
180 1.1 ragge rdp = (short *)va->va_addr;
181 1.1 ragge rap = rdp + 2;
182 1.1 ragge
183 1.1 ragge /* Make sure the chip is stopped. */
184 1.1 ragge *rap = LE_CSR0;
185 1.1 ragge *rdp = LE_C0_STOP;
186 1.1 ragge DELAY(100);
187 1.4 matt *rap = LE_CSR1;
188 1.4 matt *rdp = map->dm_segs->ds_addr & 0xffff;
189 1.4 matt *rap = LE_CSR2;
190 1.4 matt *rdp = (map->dm_segs->ds_addr >> 16) & 0xffff;
191 1.4 matt *rap = LE_CSR0;
192 1.1 ragge *rdp = LE_C0_INIT|LE_C0_INEA;
193 1.1 ragge
194 1.1 ragge /* Wait for initialization to finish. */
195 1.4 matt for (i = 100; i >= 0; i--) {
196 1.4 matt DELAY(1000);
197 1.4 matt /* Should have interrupted by now */
198 1.4 matt if (*rdp & LE_C0_IDON)
199 1.4 matt rv = 1;
200 1.4 matt }
201 1.4 matt *rap = LE_CSR0;
202 1.4 matt *rdp = LE_C0_STOP;
203 1.1 ragge
204 1.4 matt bus_dmamap_unload(va->va_dmat, map);
205 1.4 matt bus_dmamap_destroy(va->va_dmat, map);
206 1.4 matt return rv;
207 1.1 ragge }
208 1.1 ragge
209 1.4 matt static void
210 1.1 ragge le_vsbus_attach(parent, self, aux)
211 1.1 ragge struct device *parent, *self;
212 1.1 ragge void *aux;
213 1.1 ragge {
214 1.4 matt struct vsbus_attach_args *va = aux;
215 1.1 ragge struct le_softc *sc = (void *)self;
216 1.1 ragge bus_dma_segment_t seg;
217 1.1 ragge int *lance_addr;
218 1.1 ragge int i, err, rseg;
219 1.1 ragge
220 1.1 ragge sc->sc_rdp = (short *)vax_map_physmem(NI_BASE, 1);
221 1.1 ragge sc->sc_rap = sc->sc_rdp + 2;
222 1.1 ragge
223 1.1 ragge /*
224 1.1 ragge * MD functions.
225 1.1 ragge */
226 1.1 ragge sc->sc_am7990.lsc.sc_rdcsr = lerdcsr;
227 1.1 ragge sc->sc_am7990.lsc.sc_wrcsr = lewrcsr;
228 1.1 ragge sc->sc_am7990.lsc.sc_nocarrier = NULL;
229 1.1 ragge
230 1.7 matt scb_vecalloc(va->va_cvec, (void (*)(void *)) am7990_intr, sc,
231 1.7 matt SCB_ISTACK, &sc->sc_intrcnt);
232 1.8 matt evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, NULL,
233 1.8 matt self->dv_xname, "intr");
234 1.7 matt
235 1.1 ragge /*
236 1.1 ragge * Allocate a (DMA-safe) block for all descriptors and buffers.
237 1.1 ragge */
238 1.1 ragge
239 1.1 ragge #define ALLOCSIZ (64 * 1024)
240 1.1 ragge err = bus_dmamem_alloc(va->va_dmat, ALLOCSIZ, NBPG, 0,
241 1.1 ragge &seg, 1, &rseg, BUS_DMA_NOWAIT);
242 1.1 ragge if (err) {
243 1.1 ragge printf(": unable to alloc buffer block: err %d\n", err);
244 1.1 ragge return;
245 1.1 ragge }
246 1.1 ragge err = bus_dmamem_map(va->va_dmat, &seg, rseg, ALLOCSIZ,
247 1.1 ragge (caddr_t *)&sc->sc_am7990.lsc.sc_mem,
248 1.1 ragge BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
249 1.1 ragge if (err) {
250 1.1 ragge printf(": unable to map buffer block: err %d\n", err);
251 1.1 ragge bus_dmamem_free(va->va_dmat, &seg, rseg);
252 1.1 ragge return;
253 1.1 ragge }
254 1.4 matt err = bus_dmamap_create(va->va_dmat, ALLOCSIZ, rseg, ALLOCSIZ,
255 1.4 matt 0, BUS_DMA_NOWAIT, &sc->sc_dm);
256 1.4 matt if (err) {
257 1.4 matt printf(": unable to create dma map: err %d\n", err);
258 1.4 matt bus_dmamem_free(va->va_dmat, &seg, rseg);
259 1.4 matt return;
260 1.4 matt }
261 1.4 matt err = bus_dmamap_load(va->va_dmat, sc->sc_dm, sc->sc_am7990.lsc.sc_mem,
262 1.4 matt ALLOCSIZ, NULL, BUS_DMA_NOWAIT);
263 1.4 matt if (err) {
264 1.4 matt printf(": unable to load dma map: err %d\n", err);
265 1.4 matt bus_dmamap_destroy(va->va_dmat, sc->sc_dm);
266 1.4 matt bus_dmamem_free(va->va_dmat, &seg, rseg);
267 1.4 matt return;
268 1.4 matt }
269 1.4 matt printf(" buf 0x%lx-0x%lx", sc->sc_dm->dm_segs->ds_addr,
270 1.4 matt sc->sc_dm->dm_segs->ds_addr + sc->sc_dm->dm_segs->ds_len - 1);
271 1.4 matt sc->sc_am7990.lsc.sc_addr = sc->sc_dm->dm_segs->ds_addr & 0xffffff;
272 1.4 matt sc->sc_am7990.lsc.sc_memsize = sc->sc_dm->dm_segs->ds_len;
273 1.1 ragge
274 1.1 ragge sc->sc_am7990.lsc.sc_copytodesc = lance_copytobuf_contig;
275 1.1 ragge sc->sc_am7990.lsc.sc_copyfromdesc = lance_copyfrombuf_contig;
276 1.1 ragge sc->sc_am7990.lsc.sc_copytobuf = lance_copytobuf_contig;
277 1.1 ragge sc->sc_am7990.lsc.sc_copyfrombuf = lance_copyfrombuf_contig;
278 1.1 ragge sc->sc_am7990.lsc.sc_zerobuf = lance_zerobuf_contig;
279 1.1 ragge
280 1.4 matt #ifdef LEDEBUG
281 1.4 matt sc->sc_am7990.lsc.sc_debug = 1;
282 1.4 matt #endif
283 1.1 ragge /*
284 1.1 ragge * Get the ethernet address out of rom
285 1.1 ragge */
286 1.1 ragge lance_addr = (int *)vax_map_physmem(NI_ADDR, 1);
287 1.1 ragge for (i = 0; i < 6; i++)
288 1.1 ragge sc->sc_am7990.lsc.sc_enaddr[i] = (u_char)lance_addr[i];
289 1.1 ragge vax_unmap_physmem((vaddr_t)lance_addr, 1);
290 1.1 ragge
291 1.1 ragge bcopy(self->dv_xname, sc->sc_am7990.lsc.sc_ethercom.ec_if.if_xname,
292 1.1 ragge IFNAMSIZ);
293 1.4 matt /* Prettier printout */
294 1.4 matt printf("\n%s", self->dv_xname);
295 1.4 matt
296 1.1 ragge am7990_config(&sc->sc_am7990);
297 1.1 ragge }
298