Home | History | Annotate | Line # | Download | only in include
bus.h revision 1.23
      1  1.23      matt /*	$NetBSD: bus.h,v 1.23 2005/03/09 19:04:46 matt Exp $	*/
      2   1.1      matt 
      3   1.1      matt /*-
      4  1.15   thorpej  * Copyright (c) 1996, 1997, 1998, 2001 The NetBSD Foundation, Inc.
      5   1.1      matt  * All rights reserved.
      6   1.1      matt  *
      7   1.1      matt  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1      matt  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9   1.1      matt  * NASA Ames Research Center.
     10   1.1      matt  *
     11   1.1      matt  * Redistribution and use in source and binary forms, with or without
     12   1.1      matt  * modification, are permitted provided that the following conditions
     13   1.1      matt  * are met:
     14   1.1      matt  * 1. Redistributions of source code must retain the above copyright
     15   1.1      matt  *    notice, this list of conditions and the following disclaimer.
     16   1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     18   1.1      matt  *    documentation and/or other materials provided with the distribution.
     19   1.1      matt  * 3. All advertising materials mentioning features or use of this software
     20   1.1      matt  *    must display the following acknowledgement:
     21   1.1      matt  *	This product includes software developed by the NetBSD
     22   1.1      matt  *	Foundation, Inc. and its contributors.
     23   1.1      matt  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24   1.1      matt  *    contributors may be used to endorse or promote products derived
     25   1.1      matt  *    from this software without specific prior written permission.
     26   1.1      matt  *
     27   1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28   1.1      matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29   1.1      matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30   1.1      matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31   1.1      matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32   1.1      matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33   1.1      matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34   1.1      matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35   1.1      matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36   1.1      matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37   1.1      matt  * POSSIBILITY OF SUCH DAMAGE.
     38   1.1      matt  */
     39   1.1      matt 
     40   1.1      matt /*
     41   1.1      matt  * Copyright (c) 1996 Charles M. Hannum.  All rights reserved.
     42   1.1      matt  * Copyright (c) 1996 Christopher G. Demetriou.  All rights reserved.
     43   1.1      matt  *
     44   1.1      matt  * Redistribution and use in source and binary forms, with or without
     45   1.1      matt  * modification, are permitted provided that the following conditions
     46   1.1      matt  * are met:
     47   1.1      matt  * 1. Redistributions of source code must retain the above copyright
     48   1.1      matt  *    notice, this list of conditions and the following disclaimer.
     49   1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     50   1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     51   1.1      matt  *    documentation and/or other materials provided with the distribution.
     52   1.1      matt  * 3. All advertising materials mentioning features or use of this software
     53   1.1      matt  *    must display the following acknowledgement:
     54   1.1      matt  *      This product includes software developed by Christopher G. Demetriou
     55   1.1      matt  *	for the NetBSD Project.
     56   1.1      matt  * 4. The name of the author may not be used to endorse or promote products
     57   1.1      matt  *    derived from this software without specific prior written permission
     58   1.1      matt  *
     59   1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     60   1.1      matt  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     61   1.1      matt  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     62   1.1      matt  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     63   1.1      matt  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     64   1.1      matt  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     65   1.1      matt  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     66   1.1      matt  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     67   1.1      matt  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     68   1.1      matt  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     69   1.1      matt  */
     70   1.1      matt 
     71   1.1      matt #ifndef _VAX_BUS_H_
     72   1.1      matt #define _VAX_BUS_H_
     73   1.1      matt 
     74   1.1      matt #ifdef BUS_SPACE_DEBUG
     75  1.11  drochner #include <sys/systm.h> /* for printf() prototype */
     76   1.1      matt /*
     77   1.1      matt  * Macros for sanity-checking the aligned-ness of pointers passed to
     78   1.1      matt  * bus space ops.  These are not strictly necessary on the VAX, but
     79   1.1      matt  * could lead to performance improvements, and help catch problems
     80   1.1      matt  * with drivers that would creep up on other architectures.
     81   1.1      matt  */
     82   1.1      matt #define	__BUS_SPACE_ALIGNED_ADDRESS(p, t)				\
     83   1.1      matt 	((((u_long)(p)) & (sizeof(t)-1)) == 0)
     84   1.1      matt 
     85   1.1      matt #define	__BUS_SPACE_ADDRESS_SANITY(p, t, d)				\
     86   1.1      matt ({									\
     87   1.1      matt 	if (__BUS_SPACE_ALIGNED_ADDRESS((p), t) == 0) {			\
     88   1.1      matt 		printf("%s 0x%lx not aligned to %d bytes %s:%d\n",	\
     89   1.1      matt 		    d, (u_long)(p), sizeof(t), __FILE__, __LINE__);	\
     90   1.1      matt 	}								\
     91   1.1      matt 	(void) 0;							\
     92   1.1      matt })
     93   1.4  drochner 
     94   1.4  drochner #define BUS_SPACE_ALIGNED_POINTER(p, t) __BUS_SPACE_ALIGNED_ADDRESS(p, t)
     95   1.1      matt #else
     96   1.1      matt #define	__BUS_SPACE_ADDRESS_SANITY(p,t,d)	(void) 0
     97   1.4  drochner #define BUS_SPACE_ALIGNED_POINTER(p, t) ALIGNED_POINTER(p, t)
     98   1.1      matt #endif /* BUS_SPACE_DEBUG */
     99   1.1      matt 
    100   1.1      matt /*
    101   1.1      matt  * Bus address and size types
    102   1.1      matt  */
    103   1.1      matt typedef u_long bus_addr_t;
    104   1.1      matt typedef u_long bus_size_t;
    105   1.1      matt 
    106   1.1      matt /*
    107   1.1      matt  * Access methods for bus resources and address space.
    108   1.1      matt  */
    109   1.6     ragge typedef	struct vax_bus_space *bus_space_tag_t;
    110   1.1      matt typedef	u_long bus_space_handle_t;
    111   1.1      matt 
    112   1.1      matt struct vax_bus_space {
    113   1.1      matt 	/* cookie */
    114   1.1      matt 	void		*vbs_cookie;
    115   1.1      matt 
    116   1.1      matt 	/* mapping/unmapping */
    117   1.1      matt 	int		(*vbs_map) __P((void *, bus_addr_t, bus_size_t,
    118   1.1      matt 			    int, bus_space_handle_t *, int));
    119   1.1      matt 	void		(*vbs_unmap) __P((void *, bus_space_handle_t,
    120   1.1      matt 			    bus_size_t, int));
    121   1.1      matt 	int		(*vbs_subregion) __P((void *, bus_space_handle_t,
    122   1.1      matt 			    bus_size_t, bus_size_t, bus_space_handle_t *));
    123   1.1      matt 
    124   1.1      matt 	/* allocation/deallocation */
    125   1.1      matt 	int		(*vbs_alloc) __P((void *, bus_addr_t, bus_addr_t,
    126   1.1      matt 			    bus_size_t, bus_size_t, bus_size_t, int,
    127   1.1      matt 			    bus_addr_t *, bus_space_handle_t *));
    128   1.1      matt 	void		(*vbs_free) __P((void *, bus_space_handle_t,
    129   1.1      matt 			    bus_size_t));
    130  1.18     ragge 	/* mmap bus space for user */
    131  1.18     ragge 	paddr_t		(*vbs_mmap)(void *, bus_addr_t, off_t, int, int);
    132   1.1      matt };
    133   1.1      matt 
    134   1.1      matt /*
    135   1.1      matt  *	int bus_space_map  __P((bus_space_tag_t t, bus_addr_t addr,
    136   1.1      matt  *	    bus_size_t size, int flags, bus_space_handle_t *bshp));
    137   1.1      matt  *
    138   1.1      matt  * Map a region of bus space.
    139   1.1      matt  */
    140   1.1      matt 
    141   1.1      matt #define	BUS_SPACE_MAP_CACHEABLE		0x01
    142   1.1      matt #define	BUS_SPACE_MAP_LINEAR		0x02
    143   1.9  drochner #define	BUS_SPACE_MAP_PREFETCHABLE	0x04
    144   1.1      matt 
    145   1.1      matt #define	bus_space_map(t, a, s, f, hp)					\
    146   1.1      matt 	(*(t)->vbs_map)((t)->vbs_cookie, (a), (s), (f), (hp), 1)
    147   1.1      matt #define	vax_bus_space_map_noacct(t, a, s, f, hp)			\
    148   1.1      matt 	(*(t)->vbs_map)((t)->vbs_cookie, (a), (s), (f), (hp), 0)
    149   1.1      matt 
    150   1.1      matt /*
    151   1.1      matt  *	int bus_space_unmap __P((bus_space_tag_t t,
    152   1.1      matt  *	    bus_space_handle_t bsh, bus_size_t size));
    153   1.1      matt  *
    154   1.1      matt  * Unmap a region of bus space.
    155   1.1      matt  */
    156   1.1      matt 
    157   1.1      matt #define bus_space_unmap(t, h, s)					\
    158   1.1      matt 	(*(t)->vbs_unmap)((t)->vbs_cookie, (h), (s), 1)
    159   1.1      matt #define vax_bus_space_unmap_noacct(t, h, s)				\
    160   1.1      matt 	(*(t)->vbs_unmap)((t)->vbs_cookie, (h), (s), 0)
    161   1.1      matt 
    162   1.1      matt /*
    163   1.1      matt  *	int bus_space_subregion __P((bus_space_tag_t t,
    164   1.1      matt  *	    bus_space_handle_t bsh, bus_size_t offset, bus_size_t size,
    165   1.1      matt  *	    bus_space_handle_t *nbshp));
    166   1.1      matt  *
    167   1.1      matt  * Get a new handle for a subregion of an already-mapped area of bus space.
    168   1.1      matt  */
    169   1.1      matt 
    170   1.1      matt #define bus_space_subregion(t, h, o, s, nhp)				\
    171  1.10      matt 	(*(t)->vbs_subregion)((t)->vbs_cookie, (h), (o), (s), (nhp))
    172   1.1      matt 
    173   1.1      matt /*
    174   1.1      matt  *	int bus_space_alloc __P((bus_space_tag_t t, bus_addr_t rstart,
    175   1.1      matt  *	    bus_addr_t rend, bus_size_t size, bus_size_t align,
    176   1.1      matt  *	    bus_size_t boundary, int flags, bus_addr_t *addrp,
    177   1.1      matt  *	    bus_space_handle_t *bshp));
    178   1.1      matt  *
    179   1.1      matt  * Allocate a region of bus space.
    180   1.1      matt  */
    181   1.1      matt 
    182   1.1      matt #define bus_space_alloc(t, rs, re, s, a, b, f, ap, hp)			\
    183   1.1      matt 	(*(t)->vbs_alloc)((t)->vbs_cookie, (rs), (re), (s), (a), (b),   \
    184   1.1      matt 	    (f), (ap), (hp))
    185   1.1      matt 
    186   1.1      matt /*
    187   1.1      matt  *	int bus_space_free __P((bus_space_tag_t t,
    188   1.1      matt  *	    bus_space_handle_t bsh, bus_size_t size));
    189   1.1      matt  *
    190   1.1      matt  * Free a region of bus space.
    191   1.1      matt  */
    192   1.1      matt 
    193   1.1      matt #define bus_space_free(t, h, s)						\
    194   1.1      matt 	(*(t)->vbs_free)((t)->vbs_cookie, (h), (s))
    195  1.18     ragge 
    196  1.18     ragge /*
    197  1.18     ragge  * Mmap bus space for a user application.
    198  1.18     ragge  */
    199  1.18     ragge #define bus_space_mmap(t, a, o, p, f)					\
    200  1.18     ragge 	(*(t)->vbs_mmap)((t)->vbs_cookie, (a), (o), (p), (f))
    201  1.18     ragge 
    202   1.1      matt 
    203   1.1      matt /*
    204   1.1      matt  *	u_intN_t bus_space_read_N __P((bus_space_tag_t tag,
    205   1.1      matt  *	    bus_space_handle_t bsh, bus_size_t offset));
    206   1.1      matt  *
    207   1.1      matt  * Read a 1, 2, 4, or 8 byte quantity from bus space
    208   1.1      matt  * described by tag/handle/offset.
    209   1.1      matt  */
    210   1.1      matt 
    211   1.1      matt #define	bus_space_read_1(t, h, o)					\
    212   1.1      matt 	    (*(volatile u_int8_t *)((h) + (o)))
    213   1.1      matt 
    214   1.1      matt #define	bus_space_read_2(t, h, o)					\
    215   1.1      matt 	 (__BUS_SPACE_ADDRESS_SANITY((h) + (o), u_int16_t, "bus addr"),	\
    216   1.1      matt 	    (*(volatile u_int16_t *)((h) + (o))))
    217   1.1      matt 
    218   1.1      matt #define	bus_space_read_4(t, h, o)					\
    219   1.1      matt 	 (__BUS_SPACE_ADDRESS_SANITY((h) + (o), u_int32_t, "bus addr"),	\
    220   1.1      matt 	    (*(volatile u_int32_t *)((h) + (o))))
    221   1.1      matt 
    222   1.1      matt #if 0	/* Cause a link error for bus_space_read_8 */
    223   1.1      matt #define	bus_space_read_8(t, h, o)	!!! bus_space_read_8 unimplemented !!!
    224   1.1      matt #endif
    225   1.1      matt 
    226   1.1      matt /*
    227   1.1      matt  *	void bus_space_read_multi_N __P((bus_space_tag_t tag,
    228   1.1      matt  *	    bus_space_handle_t bsh, bus_size_t offset,
    229   1.1      matt  *	    u_intN_t *addr, size_t count));
    230   1.1      matt  *
    231   1.1      matt  * Read `count' 1, 2, 4, or 8 byte quantities from bus space
    232   1.1      matt  * described by tag/handle/offset and copy into buffer provided.
    233   1.1      matt  */
    234   1.1      matt static __inline void vax_mem_read_multi_1 __P((bus_space_tag_t,
    235   1.1      matt 	bus_space_handle_t, bus_size_t, u_int8_t *, size_t));
    236   1.1      matt static __inline void vax_mem_read_multi_2 __P((bus_space_tag_t,
    237   1.1      matt 	bus_space_handle_t, bus_size_t, u_int16_t *, size_t));
    238   1.1      matt static __inline void vax_mem_read_multi_4 __P((bus_space_tag_t,
    239   1.1      matt 	bus_space_handle_t, bus_size_t, u_int32_t *, size_t));
    240   1.1      matt 
    241   1.1      matt #define	bus_space_read_multi_1(t, h, o, a, c)				\
    242   1.1      matt 	vax_mem_read_multi_1((t), (h), (o), (a), (c))
    243   1.1      matt 
    244   1.1      matt #define bus_space_read_multi_2(t, h, o, a, c)				\
    245   1.1      matt do {									\
    246   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((a), u_int16_t, "buffer");		\
    247   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h) + (o), u_int16_t, "bus addr");	\
    248   1.1      matt 	vax_mem_read_multi_2((t), (h), (o), (a), (c));		\
    249   1.1      matt } while (0)
    250   1.1      matt 
    251   1.1      matt #define bus_space_read_multi_4(t, h, o, a, c)				\
    252   1.1      matt do {									\
    253   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((a), u_int32_t, "buffer");		\
    254   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h) + (o), u_int32_t, "bus addr");	\
    255   1.1      matt 	vax_mem_read_multi_4((t), (h), (o), (a), (c));		\
    256   1.1      matt } while (0)
    257   1.1      matt 
    258   1.1      matt #if 0	/* Cause a link error for bus_space_read_multi_8 */
    259   1.1      matt #define	bus_space_read_multi_8	!!! bus_space_read_multi_8 unimplemented !!!
    260   1.1      matt #endif
    261   1.1      matt 
    262   1.1      matt static __inline void
    263   1.3      matt vax_mem_read_multi_1(t, h, o, a, c)
    264   1.1      matt 	bus_space_tag_t t;
    265   1.1      matt 	bus_space_handle_t h;
    266   1.1      matt 	bus_size_t o;
    267   1.3      matt 	u_int8_t *a;
    268   1.1      matt 	size_t c;
    269   1.1      matt {
    270   1.1      matt 	const bus_addr_t addr = h + o;
    271   1.1      matt 
    272   1.1      matt 	for (; c != 0; c--, a++)
    273   1.1      matt 		*a = *(volatile u_int8_t *)(addr);
    274   1.1      matt }
    275   1.1      matt 
    276   1.1      matt static __inline void
    277   1.3      matt vax_mem_read_multi_2(t, h, o, a, c)
    278   1.1      matt 	bus_space_tag_t t;
    279   1.1      matt 	bus_space_handle_t h;
    280   1.1      matt 	bus_size_t o;
    281   1.3      matt 	u_int16_t *a;
    282   1.1      matt 	size_t c;
    283   1.1      matt {
    284   1.1      matt 	const bus_addr_t addr = h + o;
    285   1.1      matt 
    286   1.1      matt 	for (; c != 0; c--, a++)
    287   1.1      matt 		*a = *(volatile u_int16_t *)(addr);
    288   1.1      matt }
    289   1.1      matt 
    290   1.1      matt static __inline void
    291   1.3      matt vax_mem_read_multi_4(t, h, o, a, c)
    292   1.1      matt 	bus_space_tag_t t;
    293   1.1      matt 	bus_space_handle_t h;
    294   1.1      matt 	bus_size_t o;
    295   1.3      matt 	u_int32_t *a;
    296   1.1      matt 	size_t c;
    297   1.1      matt {
    298   1.1      matt 	const bus_addr_t addr = h + o;
    299   1.1      matt 
    300   1.1      matt 	for (; c != 0; c--, a++)
    301   1.1      matt 		*a = *(volatile u_int32_t *)(addr);
    302   1.1      matt }
    303   1.1      matt 
    304   1.1      matt /*
    305   1.1      matt  *	void bus_space_read_region_N __P((bus_space_tag_t tag,
    306   1.1      matt  *	    bus_space_handle_t bsh, bus_size_t offset,
    307   1.1      matt  *	    u_intN_t *addr, size_t count));
    308   1.1      matt  *
    309   1.1      matt  * Read `count' 1, 2, 4, or 8 byte quantities from bus space
    310   1.1      matt  * described by tag/handle and starting at `offset' and copy into
    311   1.1      matt  * buffer provided.
    312   1.1      matt  */
    313   1.1      matt 
    314   1.1      matt static __inline void vax_mem_read_region_1 __P((bus_space_tag_t,
    315   1.1      matt 	bus_space_handle_t, bus_size_t, u_int8_t *, size_t));
    316   1.1      matt static __inline void vax_mem_read_region_2 __P((bus_space_tag_t,
    317   1.1      matt 	bus_space_handle_t, bus_size_t, u_int16_t *, size_t));
    318   1.1      matt static __inline void vax_mem_read_region_4 __P((bus_space_tag_t,
    319   1.1      matt 	bus_space_handle_t, bus_size_t, u_int32_t *, size_t));
    320   1.1      matt 
    321   1.1      matt #define	bus_space_read_region_1(t, h, o, a, c)				\
    322   1.1      matt do {									\
    323   1.1      matt 	vax_mem_read_region_1((t), (h), (o), (a), (c));		\
    324   1.1      matt } while (0)
    325   1.1      matt 
    326   1.1      matt #define bus_space_read_region_2(t, h, o, a, c)				\
    327   1.1      matt do {									\
    328   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((a), u_int16_t, "buffer");		\
    329   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h) + (o), u_int16_t, "bus addr");	\
    330   1.1      matt 	vax_mem_read_region_2((t), (h), (o), (a), (c));		\
    331   1.1      matt } while (0)
    332   1.1      matt 
    333   1.1      matt #define bus_space_read_region_4(t, h, o, a, c)				\
    334   1.1      matt do {									\
    335   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((a), u_int32_t, "buffer");		\
    336   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h) + (o), u_int32_t, "bus addr");	\
    337   1.1      matt 	vax_mem_read_region_4((t), (h), (o), (a), (c));		\
    338   1.1      matt } while (0)
    339   1.1      matt 
    340   1.1      matt #if 0	/* Cause a link error for bus_space_read_region_8 */
    341   1.1      matt #define	bus_space_read_region_8					\
    342   1.1      matt 			!!! bus_space_read_region_8 unimplemented !!!
    343   1.1      matt #endif
    344   1.1      matt 
    345   1.1      matt static __inline void
    346   1.1      matt vax_mem_read_region_1(t, h, o, a, c)
    347   1.1      matt 	bus_space_tag_t t;
    348   1.1      matt 	bus_space_handle_t h;
    349   1.1      matt 	bus_size_t o;
    350   1.3      matt 	u_int8_t *a;
    351   1.1      matt 	size_t c;
    352   1.1      matt {
    353   1.1      matt 	bus_addr_t addr = h + o;
    354   1.1      matt 
    355   1.1      matt 	for (; c != 0; c--, addr++, a++)
    356   1.1      matt 		*a = *(volatile u_int8_t *)(addr);
    357   1.1      matt }
    358   1.1      matt 
    359   1.1      matt static __inline void
    360   1.1      matt vax_mem_read_region_2(t, h, o, a, c)
    361   1.1      matt 	bus_space_tag_t t;
    362   1.1      matt 	bus_space_handle_t h;
    363   1.1      matt 	bus_size_t o;
    364   1.3      matt 	u_int16_t *a;
    365   1.1      matt 	size_t c;
    366   1.1      matt {
    367   1.1      matt 	bus_addr_t addr = h + o;
    368   1.1      matt 
    369  1.19     ragge 	for (; c != 0; c--, addr += 2, a++)
    370   1.1      matt 		*a = *(volatile u_int16_t *)(addr);
    371   1.1      matt }
    372   1.1      matt 
    373   1.1      matt static __inline void
    374   1.1      matt vax_mem_read_region_4(t, h, o, a, c)
    375   1.1      matt 	bus_space_tag_t t;
    376   1.1      matt 	bus_space_handle_t h;
    377   1.1      matt 	bus_size_t o;
    378   1.3      matt 	u_int32_t *a;
    379   1.1      matt 	size_t c;
    380   1.1      matt {
    381   1.1      matt 	bus_addr_t addr = h + o;
    382   1.1      matt 
    383  1.19     ragge 	for (; c != 0; c--, addr += 4, a++)
    384   1.1      matt 		*a = *(volatile u_int32_t *)(addr);
    385   1.1      matt }
    386   1.1      matt 
    387   1.1      matt /*
    388   1.1      matt  *	void bus_space_write_N __P((bus_space_tag_t tag,
    389   1.1      matt  *	    bus_space_handle_t bsh, bus_size_t offset,
    390   1.1      matt  *	    u_intN_t value));
    391   1.1      matt  *
    392   1.1      matt  * Write the 1, 2, 4, or 8 byte value `value' to bus space
    393   1.1      matt  * described by tag/handle/offset.
    394   1.1      matt  */
    395   1.1      matt 
    396   1.1      matt #define	bus_space_write_1(t, h, o, v)					\
    397   1.1      matt do {									\
    398   1.1      matt 	((void)(*(volatile u_int8_t *)((h) + (o)) = (v)));		\
    399   1.1      matt } while (0)
    400   1.1      matt 
    401   1.1      matt #define	bus_space_write_2(t, h, o, v)					\
    402   1.1      matt do {									\
    403   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h) + (o), u_int16_t, "bus addr");	\
    404   1.1      matt 	((void)(*(volatile u_int16_t *)((h) + (o)) = (v)));		\
    405   1.1      matt } while (0)
    406   1.1      matt 
    407   1.1      matt #define	bus_space_write_4(t, h, o, v)					\
    408   1.1      matt do {									\
    409   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h) + (o), u_int32_t, "bus addr");	\
    410   1.1      matt 	((void)(*(volatile u_int32_t *)((h) + (o)) = (v)));		\
    411   1.1      matt } while (0)
    412   1.1      matt 
    413   1.1      matt #if 0	/* Cause a link error for bus_space_write_8 */
    414   1.1      matt #define	bus_space_write_8	!!! bus_space_write_8 not implemented !!!
    415   1.1      matt #endif
    416   1.1      matt 
    417   1.1      matt /*
    418   1.1      matt  *	void bus_space_write_multi_N __P((bus_space_tag_t tag,
    419   1.1      matt  *	    bus_space_handle_t bsh, bus_size_t offset,
    420   1.1      matt  *	    const u_intN_t *addr, size_t count));
    421   1.1      matt  *
    422   1.1      matt  * Write `count' 1, 2, 4, or 8 byte quantities from the buffer
    423   1.1      matt  * provided to bus space described by tag/handle/offset.
    424   1.1      matt  */
    425   1.1      matt static __inline void vax_mem_write_multi_1 __P((bus_space_tag_t,
    426   1.1      matt 	bus_space_handle_t, bus_size_t, const u_int8_t *, size_t));
    427   1.1      matt static __inline void vax_mem_write_multi_2 __P((bus_space_tag_t,
    428   1.1      matt 	bus_space_handle_t, bus_size_t, const u_int16_t *, size_t));
    429   1.1      matt static __inline void vax_mem_write_multi_4 __P((bus_space_tag_t,
    430   1.1      matt 	bus_space_handle_t, bus_size_t, const u_int32_t *, size_t));
    431   1.1      matt 
    432   1.1      matt #define	bus_space_write_multi_1(t, h, o, a, c)				\
    433   1.1      matt do {									\
    434   1.1      matt 	vax_mem_write_multi_1((t), (h), (o), (a), (c));		\
    435   1.1      matt } while (0)
    436   1.1      matt 
    437   1.1      matt #define bus_space_write_multi_2(t, h, o, a, c)				\
    438   1.1      matt do {									\
    439   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((a), u_int16_t, "buffer");		\
    440   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h) + (o), u_int16_t, "bus addr");	\
    441   1.1      matt 	vax_mem_write_multi_2((t), (h), (o), (a), (c));		\
    442   1.1      matt } while (0)
    443   1.1      matt 
    444   1.1      matt #define bus_space_write_multi_4(t, h, o, a, c)				\
    445   1.1      matt do {									\
    446   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((a), u_int32_t, "buffer");		\
    447   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h) + (o), u_int32_t, "bus addr");	\
    448   1.1      matt 	vax_mem_write_multi_4((t), (h), (o), (a), (c));		\
    449   1.1      matt } while (0)
    450   1.1      matt 
    451   1.1      matt #if 0	/* Cause a link error for bus_space_write_multi_8 */
    452   1.1      matt #define	bus_space_write_multi_8(t, h, o, a, c)				\
    453   1.1      matt 			!!! bus_space_write_multi_8 unimplemented !!!
    454   1.1      matt #endif
    455   1.1      matt 
    456   1.1      matt static __inline void
    457   1.1      matt vax_mem_write_multi_1(t, h, o, a, c)
    458   1.1      matt 	bus_space_tag_t t;
    459   1.1      matt 	bus_space_handle_t h;
    460   1.1      matt 	bus_size_t o;
    461   1.1      matt 	const u_int8_t *a;
    462   1.1      matt 	size_t c;
    463   1.1      matt {
    464   1.1      matt 	const bus_addr_t addr = h + o;
    465   1.1      matt 
    466   1.1      matt 	for (; c != 0; c--, a++)
    467   1.1      matt 		*(volatile u_int8_t *)(addr) = *a;
    468   1.1      matt }
    469   1.1      matt 
    470   1.1      matt static __inline void
    471   1.1      matt vax_mem_write_multi_2(t, h, o, a, c)
    472   1.1      matt 	bus_space_tag_t t;
    473   1.1      matt 	bus_space_handle_t h;
    474   1.1      matt 	bus_size_t o;
    475   1.3      matt 	const u_int16_t *a;
    476   1.1      matt 	size_t c;
    477   1.1      matt {
    478   1.1      matt 	const bus_addr_t addr = h + o;
    479   1.1      matt 
    480   1.3      matt 	for (; c != 0; c--, a++)
    481   1.1      matt 		*(volatile u_int16_t *)(addr) = *a;
    482   1.1      matt }
    483   1.1      matt 
    484   1.1      matt static __inline void
    485   1.1      matt vax_mem_write_multi_4(t, h, o, a, c)
    486   1.1      matt 	bus_space_tag_t t;
    487   1.1      matt 	bus_space_handle_t h;
    488   1.1      matt 	bus_size_t o;
    489   1.1      matt 	const u_int32_t *a;
    490   1.1      matt 	size_t c;
    491   1.1      matt {
    492   1.1      matt 	const bus_addr_t addr = h + o;
    493   1.1      matt 
    494   1.1      matt 	for (; c != 0; c--, a++)
    495   1.1      matt 		*(volatile u_int32_t *)(addr) = *a;
    496   1.1      matt }
    497   1.1      matt 
    498   1.1      matt /*
    499   1.1      matt  *	void bus_space_write_region_N __P((bus_space_tag_t tag,
    500   1.1      matt  *	    bus_space_handle_t bsh, bus_size_t offset,
    501   1.1      matt  *	    const u_intN_t *addr, size_t count));
    502   1.1      matt  *
    503   1.1      matt  * Write `count' 1, 2, 4, or 8 byte quantities from the buffer provided
    504   1.1      matt  * to bus space described by tag/handle starting at `offset'.
    505   1.1      matt  */
    506   1.1      matt static __inline void vax_mem_write_region_1 __P((bus_space_tag_t,
    507   1.1      matt 	bus_space_handle_t, bus_size_t, const u_int8_t *, size_t));
    508   1.1      matt static __inline void vax_mem_write_region_2 __P((bus_space_tag_t,
    509   1.1      matt 	bus_space_handle_t, bus_size_t, const u_int16_t *, size_t));
    510   1.1      matt static __inline void vax_mem_write_region_4 __P((bus_space_tag_t,
    511   1.1      matt 	bus_space_handle_t, bus_size_t, const u_int32_t *, size_t));
    512   1.1      matt 
    513   1.1      matt #define	bus_space_write_region_1(t, h, o, a, c)				\
    514   1.1      matt 	vax_mem_write_region_1((t), (h), (o), (a), (c))
    515   1.1      matt 
    516   1.1      matt #define bus_space_write_region_2(t, h, o, a, c)				\
    517   1.1      matt do {									\
    518   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((a), u_int16_t, "buffer");		\
    519   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h) + (o), u_int16_t, "bus addr");	\
    520   1.1      matt 	vax_mem_write_region_2((t), (h), (o), (a), (c));		\
    521   1.1      matt } while (0)
    522   1.1      matt 
    523   1.1      matt #define bus_space_write_region_4(t, h, o, a, c)				\
    524   1.1      matt do {									\
    525   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((a), u_int32_t, "buffer");		\
    526   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h) + (o), u_int32_t, "bus addr");	\
    527   1.1      matt 	vax_mem_write_region_4((t), (h), (o), (a), (c));		\
    528   1.1      matt } while (0)
    529   1.1      matt 
    530   1.1      matt #if 0	/* Cause a link error for bus_space_write_region_8 */
    531   1.1      matt #define	bus_space_write_region_8					\
    532   1.1      matt 			!!! bus_space_write_region_8 unimplemented !!!
    533   1.1      matt #endif
    534   1.1      matt 
    535   1.1      matt static __inline void
    536   1.1      matt vax_mem_write_region_1(t, h, o, a, c)
    537   1.1      matt 	bus_space_tag_t t;
    538   1.1      matt 	bus_space_handle_t h;
    539   1.1      matt 	bus_size_t o;
    540   1.1      matt 	const u_int8_t *a;
    541   1.1      matt 	size_t c;
    542   1.1      matt {
    543   1.1      matt 	bus_addr_t addr = h + o;
    544   1.1      matt 
    545   1.1      matt 	for (; c != 0; c--, addr++, a++)
    546   1.1      matt 		*(volatile u_int8_t *)(addr) = *a;
    547   1.1      matt }
    548   1.1      matt 
    549   1.1      matt static __inline void
    550   1.1      matt vax_mem_write_region_2(t, h, o, a, c)
    551   1.1      matt 	bus_space_tag_t t;
    552   1.1      matt 	bus_space_handle_t h;
    553   1.1      matt 	bus_size_t o;
    554   1.3      matt 	const u_int16_t *a;
    555   1.1      matt 	size_t c;
    556   1.1      matt {
    557   1.1      matt 	bus_addr_t addr = h + o;
    558   1.1      matt 
    559   1.1      matt 	for (; c != 0; c--, addr++, a++)
    560   1.1      matt 		*(volatile u_int16_t *)(addr) = *a;
    561   1.1      matt }
    562   1.1      matt 
    563   1.1      matt static __inline void
    564   1.1      matt vax_mem_write_region_4(t, h, o, a, c)
    565   1.1      matt 	bus_space_tag_t t;
    566   1.1      matt 	bus_space_handle_t h;
    567   1.1      matt 	bus_size_t o;
    568   1.1      matt 	const u_int32_t *a;
    569   1.1      matt 	size_t c;
    570   1.1      matt {
    571   1.1      matt 	bus_addr_t addr = h + o;
    572   1.1      matt 
    573   1.1      matt 	for (; c != 0; c--, addr++, a++)
    574   1.1      matt 		*(volatile u_int32_t *)(addr) = *a;
    575   1.1      matt }
    576   1.1      matt 
    577   1.1      matt /*
    578   1.1      matt  *	void bus_space_set_multi_N __P((bus_space_tag_t tag,
    579   1.1      matt  *	    bus_space_handle_t bsh, bus_size_t offset, u_intN_t val,
    580   1.1      matt  *	    size_t count));
    581   1.1      matt  *
    582   1.1      matt  * Write the 1, 2, 4, or 8 byte value `val' to bus space described
    583   1.1      matt  * by tag/handle/offset `count' times.
    584   1.1      matt  */
    585   1.1      matt 
    586   1.1      matt static __inline void vax_mem_set_multi_1 __P((bus_space_tag_t,
    587   1.1      matt 	bus_space_handle_t, bus_size_t, u_int8_t, size_t));
    588   1.1      matt static __inline void vax_mem_set_multi_2 __P((bus_space_tag_t,
    589   1.1      matt 	bus_space_handle_t, bus_size_t, u_int16_t, size_t));
    590   1.1      matt static __inline void vax_mem_set_multi_4 __P((bus_space_tag_t,
    591   1.1      matt 	bus_space_handle_t, bus_size_t, u_int32_t, size_t));
    592   1.1      matt 
    593   1.1      matt #define	bus_space_set_multi_1(t, h, o, v, c)				\
    594   1.1      matt 	vax_mem_set_multi_1((t), (h), (o), (v), (c))
    595   1.1      matt 
    596   1.1      matt #define	bus_space_set_multi_2(t, h, o, v, c)				\
    597   1.1      matt do {									\
    598   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h) + (o), u_int16_t, "bus addr");	\
    599   1.1      matt 	vax_mem_set_multi_2((t), (h), (o), (v), (c));		\
    600   1.1      matt } while (0)
    601   1.1      matt 
    602   1.1      matt #define	bus_space_set_multi_4(t, h, o, v, c)				\
    603   1.1      matt do {									\
    604   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h) + (o), u_int32_t, "bus addr");	\
    605   1.1      matt 	vax_mem_set_multi_4((t), (h), (o), (v), (c));		\
    606   1.1      matt } while (0)
    607   1.1      matt 
    608   1.1      matt static __inline void
    609   1.1      matt vax_mem_set_multi_1(t, h, o, v, c)
    610   1.1      matt 	bus_space_tag_t t;
    611   1.1      matt 	bus_space_handle_t h;
    612   1.1      matt 	bus_size_t o;
    613   1.1      matt 	u_int8_t v;
    614   1.1      matt 	size_t c;
    615   1.1      matt {
    616   1.1      matt 	bus_addr_t addr = h + o;
    617   1.1      matt 
    618   1.1      matt 	while (c--)
    619   1.1      matt 		*(volatile u_int8_t *)(addr) = v;
    620   1.1      matt }
    621   1.1      matt 
    622   1.1      matt static __inline void
    623   1.1      matt vax_mem_set_multi_2(t, h, o, v, c)
    624   1.1      matt 	bus_space_tag_t t;
    625   1.1      matt 	bus_space_handle_t h;
    626   1.1      matt 	bus_size_t o;
    627   1.1      matt 	u_int16_t v;
    628   1.1      matt 	size_t c;
    629   1.1      matt {
    630   1.1      matt 	bus_addr_t addr = h + o;
    631   1.1      matt 
    632   1.1      matt 	while (c--)
    633   1.1      matt 		*(volatile u_int16_t *)(addr) = v;
    634   1.1      matt }
    635   1.1      matt 
    636   1.1      matt static __inline void
    637   1.1      matt vax_mem_set_multi_4(t, h, o, v, c)
    638   1.1      matt 	bus_space_tag_t t;
    639   1.1      matt 	bus_space_handle_t h;
    640   1.1      matt 	bus_size_t o;
    641   1.1      matt 	u_int32_t v;
    642   1.1      matt 	size_t c;
    643   1.1      matt {
    644   1.1      matt 	bus_addr_t addr = h + o;
    645   1.1      matt 
    646   1.1      matt 	while (c--)
    647   1.1      matt 		*(volatile u_int32_t *)(addr) = v;
    648   1.1      matt }
    649   1.1      matt 
    650   1.1      matt #if 0	/* Cause a link error for bus_space_set_multi_8 */
    651   1.1      matt #define	bus_space_set_multi_8 !!! bus_space_set_multi_8 unimplemented !!!
    652   1.1      matt #endif
    653   1.1      matt 
    654   1.1      matt /*
    655   1.1      matt  *	void bus_space_set_region_N __P((bus_space_tag_t tag,
    656   1.1      matt  *	    bus_space_handle_t bsh, bus_size_t offset, u_intN_t val,
    657   1.1      matt  *	    size_t count));
    658   1.1      matt  *
    659   1.1      matt  * Write `count' 1, 2, 4, or 8 byte value `val' to bus space described
    660   1.1      matt  * by tag/handle starting at `offset'.
    661   1.1      matt  */
    662   1.1      matt 
    663   1.1      matt static __inline void vax_mem_set_region_1 __P((bus_space_tag_t,
    664   1.1      matt 	bus_space_handle_t, bus_size_t, u_int8_t, size_t));
    665   1.1      matt static __inline void vax_mem_set_region_2 __P((bus_space_tag_t,
    666   1.1      matt 	bus_space_handle_t, bus_size_t, u_int16_t, size_t));
    667   1.1      matt static __inline void vax_mem_set_region_4 __P((bus_space_tag_t,
    668   1.1      matt 	bus_space_handle_t, bus_size_t, u_int32_t, size_t));
    669   1.1      matt 
    670   1.1      matt #define	bus_space_set_region_1(t, h, o, v, c)				\
    671   1.1      matt 	vax_mem_set_region_1((t), (h), (o), (v), (c))
    672   1.1      matt 
    673   1.1      matt #define	bus_space_set_region_2(t, h, o, v, c)				\
    674   1.1      matt do {									\
    675   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h) + (o), u_int16_t, "bus addr");	\
    676   1.1      matt 	vax_mem_set_region_2((t), (h), (o), (v), (c));		\
    677   1.1      matt } while (0)
    678   1.1      matt 
    679   1.1      matt #define	bus_space_set_region_4(t, h, o, v, c)				\
    680   1.1      matt do {									\
    681   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h) + (o), u_int32_t, "bus addr");	\
    682   1.1      matt 	vax_mem_set_region_4((t), (h), (o), (v), (c));		\
    683   1.1      matt } while (0)
    684   1.1      matt 
    685   1.1      matt static __inline void
    686   1.1      matt vax_mem_set_region_1(t, h, o, v, c)
    687   1.1      matt 	bus_space_tag_t t;
    688   1.1      matt 	bus_space_handle_t h;
    689   1.1      matt 	bus_size_t o;
    690   1.1      matt 	u_int8_t v;
    691   1.1      matt 	size_t c;
    692   1.1      matt {
    693   1.1      matt 	bus_addr_t addr = h + o;
    694   1.1      matt 
    695   1.1      matt 	for (; c != 0; c--, addr++)
    696   1.1      matt 		*(volatile u_int8_t *)(addr) = v;
    697   1.1      matt }
    698   1.1      matt 
    699   1.1      matt static __inline void
    700   1.1      matt vax_mem_set_region_2(t, h, o, v, c)
    701   1.1      matt 	bus_space_tag_t t;
    702   1.1      matt 	bus_space_handle_t h;
    703   1.1      matt 	bus_size_t o;
    704   1.1      matt 	u_int16_t v;
    705   1.1      matt 	size_t c;
    706   1.1      matt {
    707   1.1      matt 	bus_addr_t addr = h + o;
    708   1.1      matt 
    709   1.1      matt 	for (; c != 0; c--, addr += 2)
    710   1.1      matt 		*(volatile u_int16_t *)(addr) = v;
    711   1.1      matt }
    712   1.1      matt 
    713   1.1      matt static __inline void
    714   1.1      matt vax_mem_set_region_4(t, h, o, v, c)
    715   1.1      matt 	bus_space_tag_t t;
    716   1.1      matt 	bus_space_handle_t h;
    717   1.1      matt 	bus_size_t o;
    718   1.1      matt 	u_int32_t v;
    719   1.1      matt 	size_t c;
    720   1.1      matt {
    721   1.1      matt 	bus_addr_t addr = h + o;
    722   1.1      matt 
    723   1.1      matt 	for (; c != 0; c--, addr += 4)
    724   1.1      matt 		*(volatile u_int32_t *)(addr) = v;
    725   1.1      matt }
    726   1.1      matt 
    727   1.1      matt #if 0	/* Cause a link error for bus_space_set_region_8 */
    728   1.1      matt #define	bus_space_set_region_8	!!! bus_space_set_region_8 unimplemented !!!
    729   1.1      matt #endif
    730   1.1      matt 
    731   1.1      matt /*
    732   1.1      matt  *	void bus_space_copy_region_N __P((bus_space_tag_t tag,
    733   1.1      matt  *	    bus_space_handle_t bsh1, bus_size_t off1,
    734   1.1      matt  *	    bus_space_handle_t bsh2, bus_size_t off2,
    735   1.1      matt  *	    size_t count));
    736   1.1      matt  *
    737   1.1      matt  * Copy `count' 1, 2, 4, or 8 byte values from bus space starting
    738   1.1      matt  * at tag/bsh1/off1 to bus space starting at tag/bsh2/off2.
    739   1.1      matt  */
    740   1.1      matt 
    741   1.1      matt static __inline void vax_mem_copy_region_1 __P((bus_space_tag_t,
    742   1.1      matt 	bus_space_handle_t, bus_size_t, bus_space_handle_t,
    743   1.1      matt 	bus_size_t, size_t));
    744   1.1      matt static __inline void vax_mem_copy_region_2 __P((bus_space_tag_t,
    745   1.1      matt 	bus_space_handle_t, bus_size_t, bus_space_handle_t,
    746   1.1      matt 	bus_size_t, size_t));
    747   1.1      matt static __inline void vax_mem_copy_region_4 __P((bus_space_tag_t,
    748   1.1      matt 	bus_space_handle_t, bus_size_t, bus_space_handle_t,
    749   1.1      matt 	bus_size_t, size_t));
    750   1.1      matt 
    751   1.1      matt #define	bus_space_copy_region_1(t, h1, o1, h2, o2, c)			\
    752   1.1      matt 	vax_mem_copy_region_1((t), (h1), (o1), (h2), (o2), (c))
    753   1.1      matt 
    754   1.1      matt #define	bus_space_copy_region_2(t, h1, o1, h2, o2, c)			\
    755   1.1      matt do {									\
    756   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h1) + (o1), u_int16_t, "bus addr 1"); \
    757   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h2) + (o2), u_int16_t, "bus addr 2"); \
    758   1.1      matt 	vax_mem_copy_region_2((t), (h1), (o1), (h2), (o2), (c));	\
    759   1.1      matt } while (0)
    760   1.1      matt 
    761   1.1      matt #define	bus_space_copy_region_4(t, h1, o1, h2, o2, c)			\
    762   1.1      matt do {									\
    763   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h1) + (o1), u_int32_t, "bus addr 1"); \
    764   1.1      matt 	__BUS_SPACE_ADDRESS_SANITY((h2) + (o2), u_int32_t, "bus addr 2"); \
    765   1.1      matt 	vax_mem_copy_region_4((t), (h1), (o1), (h2), (o2), (c));	\
    766   1.1      matt } while (0)
    767   1.1      matt 
    768   1.1      matt static __inline void
    769   1.1      matt vax_mem_copy_region_1(t, h1, o1, h2, o2, c)
    770   1.1      matt 	bus_space_tag_t t;
    771   1.1      matt 	bus_space_handle_t h1;
    772   1.1      matt 	bus_size_t o1;
    773   1.1      matt 	bus_space_handle_t h2;
    774   1.1      matt 	bus_size_t o2;
    775   1.1      matt 	size_t c;
    776   1.1      matt {
    777   1.1      matt 	bus_addr_t addr1 = h1 + o1;
    778   1.1      matt 	bus_addr_t addr2 = h2 + o2;
    779   1.1      matt 
    780   1.1      matt 	if (addr1 >= addr2) {
    781   1.1      matt 		/* src after dest: copy forward */
    782   1.1      matt 		for (; c != 0; c--, addr1++, addr2++)
    783   1.1      matt 			*(volatile u_int8_t *)(addr2) =
    784   1.1      matt 			    *(volatile u_int8_t *)(addr1);
    785   1.1      matt 	} else {
    786   1.1      matt 		/* dest after src: copy backwards */
    787   1.1      matt 		for (addr1 += (c - 1), addr2 += (c - 1);
    788   1.1      matt 		    c != 0; c--, addr1--, addr2--)
    789   1.1      matt 			*(volatile u_int8_t *)(addr2) =
    790   1.1      matt 			    *(volatile u_int8_t *)(addr1);
    791   1.1      matt 	}
    792   1.1      matt }
    793   1.1      matt 
    794   1.1      matt static __inline void
    795   1.1      matt vax_mem_copy_region_2(t, h1, o1, h2, o2, c)
    796   1.1      matt 	bus_space_tag_t t;
    797   1.1      matt 	bus_space_handle_t h1;
    798   1.1      matt 	bus_size_t o1;
    799   1.1      matt 	bus_space_handle_t h2;
    800   1.1      matt 	bus_size_t o2;
    801   1.1      matt 	size_t c;
    802   1.1      matt {
    803   1.1      matt 	bus_addr_t addr1 = h1 + o1;
    804   1.1      matt 	bus_addr_t addr2 = h2 + o2;
    805   1.1      matt 
    806   1.1      matt 	if (addr1 >= addr2) {
    807   1.1      matt 		/* src after dest: copy forward */
    808   1.1      matt 		for (; c != 0; c--, addr1 += 2, addr2 += 2)
    809   1.1      matt 			*(volatile u_int16_t *)(addr2) =
    810   1.1      matt 			    *(volatile u_int16_t *)(addr1);
    811   1.1      matt 	} else {
    812   1.1      matt 		/* dest after src: copy backwards */
    813   1.1      matt 		for (addr1 += 2 * (c - 1), addr2 += 2 * (c - 1);
    814   1.1      matt 		    c != 0; c--, addr1 -= 2, addr2 -= 2)
    815   1.1      matt 			*(volatile u_int16_t *)(addr2) =
    816   1.1      matt 			    *(volatile u_int16_t *)(addr1);
    817   1.1      matt 	}
    818   1.1      matt }
    819   1.1      matt 
    820   1.1      matt static __inline void
    821   1.1      matt vax_mem_copy_region_4(t, h1, o1, h2, o2, c)
    822   1.1      matt 	bus_space_tag_t t;
    823   1.1      matt 	bus_space_handle_t h1;
    824   1.1      matt 	bus_size_t o1;
    825   1.1      matt 	bus_space_handle_t h2;
    826   1.1      matt 	bus_size_t o2;
    827   1.1      matt 	size_t c;
    828   1.1      matt {
    829   1.1      matt 	bus_addr_t addr1 = h1 + o1;
    830   1.1      matt 	bus_addr_t addr2 = h2 + o2;
    831   1.1      matt 
    832   1.1      matt 	if (addr1 >= addr2) {
    833   1.1      matt 		/* src after dest: copy forward */
    834   1.1      matt 		for (; c != 0; c--, addr1 += 4, addr2 += 4)
    835   1.1      matt 			*(volatile u_int32_t *)(addr2) =
    836   1.1      matt 			    *(volatile u_int32_t *)(addr1);
    837   1.1      matt 	} else {
    838   1.1      matt 		/* dest after src: copy backwards */
    839   1.1      matt 		for (addr1 += 4 * (c - 1), addr2 += 4 * (c - 1);
    840   1.1      matt 		    c != 0; c--, addr1 -= 4, addr2 -= 4)
    841   1.1      matt 			*(volatile u_int32_t *)(addr2) =
    842   1.1      matt 			    *(volatile u_int32_t *)(addr1);
    843   1.1      matt 	}
    844   1.1      matt }
    845   1.1      matt 
    846   1.1      matt #if 0	/* Cause a link error for bus_space_copy_8 */
    847   1.1      matt #define	bus_space_copy_region_8	!!! bus_space_copy_region_8 unimplemented !!!
    848   1.1      matt #endif
    849   1.1      matt 
    850   1.1      matt 
    851   1.1      matt /*
    852   1.1      matt  * Bus read/write barrier methods.
    853   1.1      matt  *
    854   1.1      matt  *	void bus_space_barrier __P((bus_space_tag_t tag,
    855   1.1      matt  *	    bus_space_handle_t bsh, bus_size_t offset,
    856   1.1      matt  *	    bus_size_t len, int flags));
    857   1.1      matt  *
    858   1.1      matt  * Note: the vax does not currently require barriers, but we must
    859   1.1      matt  * provide the flags to MI code.
    860   1.1      matt  */
    861   1.1      matt #define	bus_space_barrier(t, h, o, l, f)	\
    862   1.1      matt 	((void)((void)(t), (void)(h), (void)(o), (void)(l), (void)(f)))
    863   1.1      matt #define	BUS_SPACE_BARRIER_READ	0x01		/* force read barrier */
    864   1.1      matt #define	BUS_SPACE_BARRIER_WRITE	0x02		/* force write barrier */
    865   1.1      matt 
    866   1.1      matt 
    867   1.1      matt /*
    868   1.1      matt  * Flags used in various bus DMA methods.
    869   1.1      matt  */
    870  1.17   thorpej #define	BUS_DMA_WAITOK		0x000	/* safe to sleep (pseudo-flag) */
    871  1.17   thorpej #define	BUS_DMA_NOWAIT		0x001	/* not safe to sleep */
    872  1.17   thorpej #define	BUS_DMA_ALLOCNOW	0x002	/* perform resource allocation now */
    873  1.17   thorpej #define	BUS_DMA_COHERENT	0x004	/* hint: map memory DMA coherent */
    874  1.17   thorpej #define	BUS_DMA_STREAMING	0x008	/* hint: sequential, unidirectional */
    875  1.17   thorpej #define	BUS_DMA_BUS1		0x010	/* placeholders for bus functions... */
    876  1.17   thorpej #define	BUS_DMA_BUS2		0x020
    877  1.17   thorpej #define	BUS_DMA_BUS3		0x040
    878  1.17   thorpej #define	BUS_DMA_BUS4		0x080
    879  1.17   thorpej #define	BUS_DMA_READ		0x100	/* mapping is device -> memory only */
    880  1.17   thorpej #define	BUS_DMA_WRITE		0x200	/* mapping is memory -> device only */
    881  1.21      kent #define	BUS_DMA_NOCACHE		0x400	/* hint: map non-cached memory */
    882   1.7     ragge 
    883  1.12      matt #define	VAX_BUS_DMA_SPILLPAGE	BUS_DMA_BUS1	/* VS4000 kludge */
    884   1.7     ragge /*
    885   1.7     ragge  * Private flags stored in the DMA map.
    886   1.7     ragge  */
    887   1.7     ragge #define DMAMAP_HAS_SGMAP	0x80000000	/* sgva/len are valid */
    888   1.1      matt 
    889   1.1      matt /* Forwards needed by prototypes below. */
    890   1.1      matt struct mbuf;
    891   1.1      matt struct uio;
    892   1.1      matt struct vax_sgmap;
    893   1.1      matt 
    894   1.1      matt /*
    895   1.1      matt  * Operations performed by bus_dmamap_sync().
    896   1.1      matt  */
    897   1.1      matt #define	BUS_DMASYNC_PREREAD	0x01	/* pre-read synchronization */
    898   1.1      matt #define	BUS_DMASYNC_POSTREAD	0x02	/* post-read synchronization */
    899   1.1      matt #define	BUS_DMASYNC_PREWRITE	0x04	/* pre-write synchronization */
    900   1.1      matt #define	BUS_DMASYNC_POSTWRITE	0x08	/* post-write synchronization */
    901   1.1      matt 
    902   1.1      matt /*
    903   1.1      matt  *	vax_bus_t
    904   1.1      matt  *
    905   1.1      matt  *	Busses supported by NetBSD/vax, used by internal
    906   1.1      matt  *	utility functions.  NOT TO BE USED BY MACHINE-INDEPENDENT
    907   1.1      matt  *	CODE!
    908   1.1      matt  */
    909   1.1      matt typedef enum {
    910   1.1      matt 	VAX_BUS_MAINBUS,
    911   1.1      matt 	VAX_BUS_SBI,
    912   1.1      matt 	VAX_BUS_MASSBUS,
    913   1.1      matt 	VAX_BUS_UNIBUS,		/* Also handles QBUS */
    914   1.1      matt 	VAX_BUS_BI,
    915   1.1      matt 	VAX_BUS_XMI,
    916   1.1      matt 	VAX_BUS_TURBOCHANNEL
    917   1.1      matt } vax_bus_t;
    918   1.1      matt 
    919   1.1      matt typedef struct vax_bus_dma_tag	*bus_dma_tag_t;
    920   1.1      matt typedef struct vax_bus_dmamap	*bus_dmamap_t;
    921  1.22      fvdl 
    922  1.22      fvdl #define BUS_DMA_TAG_VALID(t)    ((t) != (bus_dma_tag_t)0)
    923   1.1      matt 
    924   1.1      matt /*
    925   1.1      matt  *	bus_dma_segment_t
    926   1.1      matt  *
    927   1.1      matt  *	Describes a single contiguous DMA transaction.  Values
    928   1.1      matt  *	are suitable for programming into DMA registers.
    929   1.1      matt  */
    930   1.1      matt struct vax_bus_dma_segment {
    931   1.1      matt 	bus_addr_t	ds_addr;	/* DMA address */
    932   1.1      matt 	bus_size_t	ds_len;		/* length of transfer */
    933   1.1      matt };
    934   1.1      matt typedef struct vax_bus_dma_segment	bus_dma_segment_t;
    935  1.13     ragge 
    936  1.13     ragge struct proc;
    937   1.1      matt 
    938   1.1      matt /*
    939   1.1      matt  *	bus_dma_tag_t
    940   1.1      matt  *
    941   1.1      matt  *	A machine-dependent opaque type describing the implementation of
    942   1.1      matt  *	DMA for a given bus.
    943   1.1      matt  */
    944   1.1      matt struct vax_bus_dma_tag {
    945   1.1      matt 	void	*_cookie;		/* cookie used in the guts */
    946   1.1      matt 	bus_addr_t _wbase;		/* DMA window base */
    947   1.1      matt 	bus_size_t _wsize;		/* DMA window size */
    948   1.1      matt 
    949   1.1      matt 	/*
    950   1.1      matt 	 * Some chipsets have a built-in boundary constraint, independent
    951   1.1      matt 	 * of what the device requests.  This allows that boundary to
    952  1.16       wiz 	 * be specified.  If the device has a more restrictive constraint,
    953   1.1      matt 	 * the map will use that, otherwise this boundary will be used.
    954   1.1      matt 	 * This value is ignored if 0.
    955   1.1      matt 	 */
    956   1.1      matt 	bus_size_t _boundary;
    957   1.1      matt 
    958   1.1      matt 	/*
    959   1.1      matt 	 * A bus may have more than one SGMAP window, so SGMAP
    960   1.1      matt 	 * windows also get a pointer to their SGMAP state.
    961   1.1      matt 	 */
    962   1.1      matt 	struct vax_sgmap *_sgmap;
    963   1.1      matt 
    964   1.1      matt 	/*
    965   1.1      matt 	 * Internal-use only utility methods.  NOT TO BE USED BY
    966   1.1      matt 	 * MACHINE-INDEPENDENT CODE!
    967   1.1      matt 	 */
    968   1.1      matt 	bus_dma_tag_t (*_get_tag) __P((bus_dma_tag_t, vax_bus_t));
    969   1.1      matt 
    970   1.1      matt 	/*
    971   1.1      matt 	 * DMA mapping methods.
    972   1.1      matt 	 */
    973   1.1      matt 	int	(*_dmamap_create) __P((bus_dma_tag_t, bus_size_t, int,
    974   1.1      matt 		    bus_size_t, bus_size_t, int, bus_dmamap_t *));
    975   1.1      matt 	void	(*_dmamap_destroy) __P((bus_dma_tag_t, bus_dmamap_t));
    976   1.1      matt 	int	(*_dmamap_load) __P((bus_dma_tag_t, bus_dmamap_t, void *,
    977   1.1      matt 		    bus_size_t, struct proc *, int));
    978   1.1      matt 	int	(*_dmamap_load_mbuf) __P((bus_dma_tag_t, bus_dmamap_t,
    979   1.1      matt 		    struct mbuf *, int));
    980   1.1      matt 	int	(*_dmamap_load_uio) __P((bus_dma_tag_t, bus_dmamap_t,
    981   1.1      matt 		    struct uio *, int));
    982   1.1      matt 	int	(*_dmamap_load_raw) __P((bus_dma_tag_t, bus_dmamap_t,
    983   1.1      matt 		    bus_dma_segment_t *, int, bus_size_t, int));
    984   1.1      matt 	void	(*_dmamap_unload) __P((bus_dma_tag_t, bus_dmamap_t));
    985   1.1      matt 	void	(*_dmamap_sync) __P((bus_dma_tag_t, bus_dmamap_t,
    986   1.1      matt 		    bus_addr_t, bus_size_t, int));
    987   1.1      matt 
    988   1.1      matt 	/*
    989   1.1      matt 	 * DMA memory utility functions.
    990   1.1      matt 	 */
    991   1.1      matt 	int	(*_dmamem_alloc) __P((bus_dma_tag_t, bus_size_t, bus_size_t,
    992   1.1      matt 		    bus_size_t, bus_dma_segment_t *, int, int *, int));
    993   1.1      matt 	void	(*_dmamem_free) __P((bus_dma_tag_t,
    994   1.1      matt 		    bus_dma_segment_t *, int));
    995   1.1      matt 	int	(*_dmamem_map) __P((bus_dma_tag_t, bus_dma_segment_t *,
    996   1.1      matt 		    int, size_t, caddr_t *, int));
    997   1.1      matt 	void	(*_dmamem_unmap) __P((bus_dma_tag_t, caddr_t, size_t));
    998  1.14    simonb 	paddr_t	(*_dmamem_mmap) __P((bus_dma_tag_t, bus_dma_segment_t *,
    999  1.14    simonb 		    int, off_t, int, int));
   1000   1.1      matt };
   1001   1.1      matt 
   1002   1.1      matt #define	vaxbus_dma_get_tag(t, b)				\
   1003   1.1      matt 	(*(t)->_get_tag)(t, b)
   1004   1.1      matt 
   1005   1.1      matt #define	bus_dmamap_create(t, s, n, m, b, f, p)			\
   1006   1.1      matt 	(*(t)->_dmamap_create)((t), (s), (n), (m), (b), (f), (p))
   1007   1.1      matt #define	bus_dmamap_destroy(t, p)				\
   1008   1.1      matt 	(*(t)->_dmamap_destroy)((t), (p))
   1009   1.1      matt #define	bus_dmamap_load(t, m, b, s, p, f)			\
   1010   1.1      matt 	(*(t)->_dmamap_load)((t), (m), (b), (s), (p), (f))
   1011   1.1      matt #define	bus_dmamap_load_mbuf(t, m, b, f)			\
   1012   1.1      matt 	(*(t)->_dmamap_load_mbuf)((t), (m), (b), (f))
   1013   1.1      matt #define	bus_dmamap_load_uio(t, m, u, f)				\
   1014   1.1      matt 	(*(t)->_dmamap_load_uio)((t), (m), (u), (f))
   1015   1.1      matt #define	bus_dmamap_load_raw(t, m, sg, n, s, f)			\
   1016   1.1      matt 	(*(t)->_dmamap_load_raw)((t), (m), (sg), (n), (s), (f))
   1017   1.1      matt #define	bus_dmamap_unload(t, p)					\
   1018   1.1      matt 	(*(t)->_dmamap_unload)((t), (p))
   1019   1.1      matt #define	bus_dmamap_sync(t, p, o, l, ops)			\
   1020   1.1      matt 	(*(t)->_dmamap_sync)((t), (p), (o), (l), (ops))
   1021   1.1      matt #define	bus_dmamem_alloc(t, s, a, b, sg, n, r, f)		\
   1022   1.1      matt 	(*(t)->_dmamem_alloc)((t), (s), (a), (b), (sg), (n), (r), (f))
   1023   1.1      matt #define	bus_dmamem_free(t, sg, n)				\
   1024   1.1      matt 	(*(t)->_dmamem_free)((t), (sg), (n))
   1025   1.1      matt #define	bus_dmamem_map(t, sg, n, s, k, f)			\
   1026   1.1      matt 	(*(t)->_dmamem_map)((t), (sg), (n), (s), (k), (f))
   1027   1.1      matt #define	bus_dmamem_unmap(t, k, s)				\
   1028   1.1      matt 	(*(t)->_dmamem_unmap)((t), (k), (s))
   1029   1.1      matt #define	bus_dmamem_mmap(t, sg, n, o, p, f)			\
   1030   1.1      matt 	(*(t)->_dmamem_mmap)((t), (sg), (n), (o), (p), (f))
   1031   1.1      matt 
   1032   1.1      matt /*
   1033   1.1      matt  *	bus_dmamap_t
   1034   1.1      matt  *
   1035   1.1      matt  *	Describes a DMA mapping.
   1036   1.1      matt  */
   1037   1.1      matt struct vax_bus_dmamap {
   1038   1.1      matt 	/*
   1039   1.1      matt 	 * PRIVATE MEMBERS: not for use my machine-independent code.
   1040   1.1      matt 	 */
   1041   1.1      matt 	bus_size_t	_dm_size;	/* largest DMA transfer mappable */
   1042   1.1      matt 	int		_dm_segcnt;	/* number of segs this map can map */
   1043  1.23      matt 	bus_size_t	_dm_maxmaxsegsz; /* fixed largest possible segment */
   1044   1.1      matt 	bus_size_t	_dm_boundary;	/* don't cross this */
   1045   1.1      matt 	int		_dm_flags;	/* misc. flags */
   1046   1.1      matt 
   1047   1.1      matt 	/*
   1048   1.1      matt 	 * This is used only for SGMAP-mapped DMA, but we keep it
   1049   1.1      matt 	 * here to avoid pointless indirection.
   1050   1.1      matt 	 */
   1051   1.1      matt 	int		_dm_pteidx;	/* PTE index */
   1052   1.1      matt 	int		_dm_ptecnt;	/* PTE count */
   1053   1.1      matt 	u_long		_dm_sgva;	/* allocated sgva */
   1054   1.1      matt 	bus_size_t	_dm_sgvalen;	/* svga length */
   1055   1.1      matt 
   1056   1.1      matt 	/*
   1057   1.1      matt 	 * PUBLIC MEMBERS: these are used by machine-independent code.
   1058   1.1      matt 	 */
   1059  1.23      matt 	bus_size_t	dm_maxsegsz;	/* largest possible segment */
   1060   1.1      matt 	bus_size_t	dm_mapsize;	/* size of the mapping */
   1061   1.1      matt 	int		dm_nsegs;	/* # valid segments in mapping */
   1062   1.1      matt 	bus_dma_segment_t dm_segs[1];	/* segments; variable length */
   1063   1.1      matt };
   1064   1.1      matt 
   1065  1.20      matt /*#ifdef _VAX_BUS_DMA_PRIVATE */
   1066   1.1      matt int	_bus_dmamap_create __P((bus_dma_tag_t, bus_size_t, int, bus_size_t,
   1067   1.1      matt 	    bus_size_t, int, bus_dmamap_t *));
   1068   1.1      matt void	_bus_dmamap_destroy __P((bus_dma_tag_t, bus_dmamap_t));
   1069   1.1      matt 
   1070   1.5     ragge int	_bus_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t,
   1071   1.1      matt 	    void *, bus_size_t, struct proc *, int));
   1072   1.5     ragge int	_bus_dmamap_load_mbuf __P((bus_dma_tag_t,
   1073   1.1      matt 	    bus_dmamap_t, struct mbuf *, int));
   1074   1.5     ragge int	_bus_dmamap_load_uio __P((bus_dma_tag_t,
   1075   1.1      matt 	    bus_dmamap_t, struct uio *, int));
   1076   1.5     ragge int	_bus_dmamap_load_raw __P((bus_dma_tag_t,
   1077   1.1      matt 	    bus_dmamap_t, bus_dma_segment_t *, int, bus_size_t, int));
   1078   1.1      matt 
   1079   1.1      matt void	_bus_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
   1080   1.1      matt void	_bus_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
   1081   1.1      matt 	    bus_size_t, int));
   1082   1.1      matt 
   1083   1.1      matt int	_bus_dmamem_alloc __P((bus_dma_tag_t tag, bus_size_t size,
   1084   1.1      matt 	    bus_size_t alignment, bus_size_t boundary,
   1085   1.1      matt 	    bus_dma_segment_t *segs, int nsegs, int *rsegs, int flags));
   1086   1.1      matt void	_bus_dmamem_free __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
   1087   1.1      matt 	    int nsegs));
   1088   1.1      matt int	_bus_dmamem_map __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
   1089   1.1      matt 	    int nsegs, size_t size, caddr_t *kvap, int flags));
   1090   1.1      matt void	_bus_dmamem_unmap __P((bus_dma_tag_t tag, caddr_t kva,
   1091   1.1      matt 	    size_t size));
   1092  1.14    simonb paddr_t	_bus_dmamem_mmap __P((bus_dma_tag_t tag, bus_dma_segment_t *segs,
   1093  1.14    simonb 	    int nsegs, off_t off, int prot, int flags));
   1094  1.20      matt /*#endif*/ /* _VAX_BUS_DMA_PRIVATE */
   1095   1.1      matt 
   1096   1.1      matt #endif /* _VAX_BUS_H_ */
   1097