Home | History | Annotate | Line # | Download | only in include
ka410.h revision 1.5.156.1
      1  1.5.156.1  jdolecek /*	$NetBSD: ka410.h,v 1.5.156.1 2017/12/03 11:36:48 jdolecek Exp $ */
      2        1.1     ragge /*
      3        1.1     ragge  * Copyright (c) 1996 Ludd, University of Lule}, Sweden.
      4        1.1     ragge  * All rights reserved.
      5        1.1     ragge  *
      6        1.1     ragge  * This code is derived from software contributed to Ludd by Bertram Barth.
      7        1.1     ragge  *
      8        1.1     ragge  * Redistribution and use in source and binary forms, with or without
      9        1.1     ragge  * modification, are permitted provided that the following conditions
     10        1.1     ragge  * are met:
     11        1.1     ragge  * 1. Redistributions of source code must retain the above copyright
     12        1.1     ragge  *    notice, this list of conditions and the following disclaimer.
     13        1.1     ragge  * 2. Redistributions in binary form must reproduce the above copyright
     14        1.1     ragge  *    notice, this list of conditions and the following disclaimer in the
     15        1.1     ragge  *    documentation and/or other materials provided with the distribution.
     16        1.1     ragge  *
     17        1.1     ragge  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     18        1.1     ragge  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     19        1.1     ragge  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     20        1.1     ragge  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     21        1.1     ragge  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     22        1.1     ragge  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     23        1.1     ragge  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     24        1.1     ragge  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     25        1.1     ragge  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     26        1.1     ragge  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     27        1.1     ragge  */
     28        1.1     ragge 
     29        1.5      matt #ifndef _VAX_KA410_H_
     30        1.5      matt #define _VAX_KA410_H_
     31        1.5      matt 
     32        1.1     ragge /*
     33        1.1     ragge  * Definition for  I/O addresses of
     34        1.1     ragge  *
     35        1.1     ragge  *	MicroVAX 2000	(TeamMate)
     36        1.1     ragge  *	VAXstation 2000 (VAXstar)
     37        1.1     ragge  */
     38        1.1     ragge 
     39        1.1     ragge #define KA410_SIDEX	0x20040004	/* SID extension register */
     40        1.1     ragge 
     41        1.1     ragge #define KA410_CFGTST	0x20020000	/* Configuration and Test register */
     42        1.1     ragge #define KA410_IORESET	0x20020000	/* I/O Reset register */
     43        1.1     ragge 
     44        1.1     ragge #define KA410_ROM_BASE	0x20040000	/* System module ROM */
     45        1.1     ragge #define KA410_ROM_END	0x2007FFFF
     46        1.1     ragge #define KA410_ROM_SIZE	   0x40000
     47        1.1     ragge 
     48        1.1     ragge #define KA410_IVN_BASE	0x20040020	/* Interrupt Vector Numbers */
     49        1.1     ragge #define KA410_IVN_END	0x2004003F
     50        1.1     ragge #define KA410_IVN_SIZE	      0x20
     51        1.1     ragge 
     52        1.1     ragge #define KA410_HLTCOD	0x20080000	/* Halt Code Register */
     53        1.1     ragge #define KA410_MSER	0x20080004	/* Memory System Error register */
     54        1.1     ragge #define KA410_MEAR	0x20080008	/* Memory Error Address register */
     55        1.1     ragge #define KA410_INTMSK	0x2008000C	/* Interrupt Mask register */
     56        1.1     ragge #define KA410_VDCORG	0x2008000D	/* Video Controller Origin Register */
     57        1.1     ragge #define KA410_VDCSEL	0x2008000E	/* Video Controller Select Register */
     58        1.1     ragge #define KA410_INTREQ	0x2008000F	/* Interrupt Request register */
     59        1.1     ragge #define KA410_INTCLR	0x2008000F	/* Interrupt Request clear register */
     60        1.1     ragge 
     61        1.1     ragge /*
     62        1.1     ragge  * Other fixed addresses which should be mapped
     63        1.1     ragge  */
     64        1.2     ragge #define KA410_CPU_BASE	((struct ka410_cpu *)0x20080000)
     65        1.1     ragge #define KA410_CPU_END	0x200800FF
     66        1.1     ragge #define KA410_CPU_SIZE	     0x100
     67        1.1     ragge #define KA410_NWA_BASE	0x20090000	/* Network Address ROM */
     68        1.1     ragge #define KA410_NWA_END	0x2009007F
     69        1.1     ragge #define KA410_NWA_SIZE	      0x80
     70        1.1     ragge #define KA410_SER_BASE	0x200A0000	/* Serial line controller */
     71        1.1     ragge #define KA410_SER_END	0x200A000F
     72        1.1     ragge #define KA410_SER_SIZE        0x10
     73        1.2     ragge #define KA410_WAT_BASE	((struct ka410_clock *)0x200B0000)/* TOY clock */
     74        1.1     ragge #define KA410_WAT_END	0x200B00FF
     75        1.1     ragge #define KA410_WAT_SIZE	     0x100
     76        1.1     ragge #define KA410_DKC_BASE	0x200C0000	/* Disk Controller Ports */
     77        1.1     ragge #define KA410_DKC_END	0x200C0007
     78        1.1     ragge #define KA410_DKC_SIZE	      0x08
     79        1.1     ragge #define KA410_SCS_BASE	0x200C0080	/* Tape (SCSI) Controller Chip */
     80        1.1     ragge #define KA410_SCS_END	0x200C009F
     81        1.1     ragge #define KA410_SCS_SIZE	      0x20
     82        1.1     ragge #define KA410_DMA_BASE	0x200D0000	/* Disk Data buffer RAM */
     83        1.1     ragge #define KA410_DMA_END	0x200D3FFF
     84        1.1     ragge #define KA410_DMA_SIZE	    0x4000
     85        1.1     ragge #define KA410_LAN_BASE	0x200E0000	/* LANCE chip registers */
     86        1.1     ragge #define KA410_LAN_END	0x200E0007
     87        1.1     ragge #define KA410_LAN_SIZE	      0x08
     88        1.1     ragge #define KA410_CUR_BASE	0x200F0000	/* Monochrome video cursor chip */
     89        1.1     ragge #define KA410_CUR_END	0x200F0007
     90        1.1     ragge #define KA410_CUR_SIZE	      0x08
     91        1.1     ragge 
     92        1.1     ragge #define KA410_SCS_DADR	0x200C00A0	/* Tape(SCSI) DMA address register */
     93        1.1     ragge #define KA410_SCS_DCNT	0x200C00C0	/* Tape(SCSI) DMA byte count reg. */
     94        1.1     ragge #define KA410_SCS_DDIR	0x200C00C4	/* Tape(SCSI) DMA transfer direction */
     95        1.1     ragge 
     96        1.1     ragge #define KA410_CUR_CMD	0x200F0000	/* Cursor Command Register */
     97        1.1     ragge #define KA410_CUR_XPOS	0x200F0004	/* Cursor X position */
     98        1.1     ragge #define KA410_CUR_YPOS	0x200F0008	/* Cursor Y position */
     99        1.1     ragge 
    100        1.1     ragge #define KA410_CUR_XMIN1	0x200F000C	/* Region 1 left edge */
    101        1.1     ragge #define KA410_CUR_XMAX1	0x200F0010	/* Region 1 right edge */
    102        1.1     ragge #define KA410_CUR_YMIN1	0x200F0014	/* Region 1 top edge */
    103        1.1     ragge #define KA410_CUR_YMAX1	0x200F0018	/* Region 1 bottom edge */
    104        1.1     ragge 
    105        1.1     ragge #define KA410_CUR_XMIN2	0x200F002C	/* Region 2 left edge */
    106        1.1     ragge #define KA410_CUR_XMAX2	0x200F0030	/* Region 2 right edge */
    107        1.1     ragge #define KA410_CUR_YMIN2	0x200F0034	/* Region 2 top edge */
    108        1.1     ragge #define KA410_CUR_YMAX2	0x200F0038	/* Region 2 bottom edge */
    109        1.1     ragge 
    110        1.1     ragge /*
    111        1.1     ragge  * Definitions for the Configuration and Test Register
    112        1.1     ragge  */
    113        1.1     ragge #define KA410_CFG_MULTU		0x80	/* MicroVAX or VAXstation */
    114        1.1     ragge #define KA410_CFG_NETOPT	0x40	/* Network option present */
    115        1.1     ragge #define KA410_CFG_L3CON		0x20	/* Console on line #3 of dc */
    116        1.1     ragge #define KA410_CFG_CURTEST	0x10	/* Cursor Test (monochrom) */
    117        1.1     ragge #define KA410_CFG_VIDOPT	0x08	/* Video option present */
    118        1.1     ragge #define KA410_CFG_MEMSZ		0x07	/* Memory option type/size */
    119        1.1     ragge 
    120        1.1     ragge #define KA410_CFG_0MB		0x00	/* No additional Memory board */
    121        1.1     ragge #define KA410_CFG_1MB		0x01
    122        1.1     ragge #define KA410_CFG_2MB		0x02
    123        1.1     ragge #define KA410_CFG_4MB		0x03
    124        1.1     ragge #define KA410_CFG_6MB		0x04
    125        1.1     ragge #define KA410_CFG_8MB		0x05
    126        1.1     ragge #define KA410_CFG_12MB		0x06
    127        1.1     ragge #define KA410_CFG_14MB		0x07
    128        1.1     ragge 
    129        1.1     ragge 
    130        1.1     ragge /*
    131        1.1     ragge  * interrupt request-, clear-, and mask register
    132        1.1     ragge  */
    133        1.1     ragge extern volatile unsigned char *ka410_intreq;
    134        1.1     ragge extern volatile unsigned char *ka410_intclr;
    135        1.1     ragge extern volatile unsigned char *ka410_intmsk;
    136        1.1     ragge 
    137        1.1     ragge #define INTR_SR	(1<<7)	/* Serial line receiver or silo full */
    138        1.1     ragge #define INTR_ST	(1<<6)	/* Serial line transmitter done */
    139        1.1     ragge #define INTR_NP	(1<<5)	/* Network controller primary */
    140        1.1     ragge #define INTR_NS	(1<<4)	/* Network controller secondary */
    141        1.1     ragge #define INTR_VF	(1<<3)	/* Video end of frame */
    142        1.1     ragge #define INTR_VS	(1<<2)	/* Video secondary */
    143        1.1     ragge #define INTR_SC	(1<<1)	/* SCSI controller */
    144        1.1     ragge #define INTR_DC	(1<<0)	/* Disk controller */
    145        1.1     ragge 
    146        1.1     ragge /*
    147        1.1     ragge  * Clock-Chip data in NVRAM
    148        1.1     ragge  */
    149        1.1     ragge #define KA410_CPMBX	0x200B0038	/* Console Mailbox (1 byte) */
    150        1.1     ragge #define KA410_CPFLG	0x200B003C	/* Console Program Flags (1 byte) */
    151        1.1     ragge #define KA410_LK201_ID	0x200B0040	/* Keyboard Variation (1 byte) */
    152        1.1     ragge #define KA410_CONS_ID	0x200B0044	/* Console Device Type (1 byte) */
    153        1.1     ragge #define KA410_SCR	0x200B0048	/* Console Scratch RAM */
    154        1.1     ragge #define KA410_TEMP	0x200B0058	/* Used by System Firmware */
    155        1.1     ragge #define KA410_BAT_CHK	0x200B0088	/* Battery Check Data */
    156        1.1     ragge #define KA410_BOOTDEV	0x200B0098	/* Default Boot Device (4 bytes) */
    157        1.1     ragge #define KA410_BOOTFLG	0x200B00A8	/* Default Boot Flags (4 bytes) */
    158        1.1     ragge #define KA410_SCRLEN	0x200B00B8	/* Number of pages of SCR (1 byte) */
    159        1.1     ragge #define KA410_SCSIPORT	0x200B00BC	/* Tape Controller Port Data */
    160        1.1     ragge #define KA410_RESERVED	0x200B00C0	/* Reserved (16 bytes) */
    161        1.1     ragge 
    162        1.1     ragge 
    163        1.1     ragge struct ka410_cpu {
    164        1.1     ragge 	u_long  ka410_hltcod;
    165        1.1     ragge 	u_long  ka410_mser;
    166        1.1     ragge 	u_long  ka410_cear;
    167        1.1     ragge 	u_long  ka410_intmsk;
    168        1.1     ragge };
    169        1.1     ragge 
    170        1.1     ragge /*
    171        1.1     ragge  * KA410 uses bits 2-9 of longwords to store single bytes in NVRAM,
    172        1.1     ragge  * thus we declare the clock as an struct of bit-fields, so that the
    173        1.1     ragge  * generic clock-routines work for KA410...
    174        1.1     ragge  */
    175        1.1     ragge struct ka410_clock {
    176        1.1     ragge 	u_long  :2;	u_long	sec	:8;	u_long  :22;
    177        1.1     ragge 	u_long  :2;	u_long	secalrm :8;	u_long  :22;
    178        1.1     ragge 	u_long  :2;	u_long	min	:8;	u_long  :22;
    179        1.1     ragge 	u_long  :2;	u_long	minalrm	:8;	u_long  :22;
    180        1.1     ragge 	u_long  :2;	u_long	hr	:8;	u_long  :22;
    181        1.1     ragge 	u_long  :2;	u_long	hralrm	:8;	u_long  :22;
    182        1.1     ragge 	u_long  :2;	u_long	dayofwk	:8;	u_long  :22;
    183        1.1     ragge 	u_long  :2;	u_long	day	:8;	u_long  :22;
    184        1.1     ragge 	u_long  :2;	u_long	mon	:8;	u_long  :22;
    185        1.1     ragge 	u_long  :2;	u_long	yr	:8;	u_long  :22;
    186        1.1     ragge 	u_long  :2;	u_long	csr0	:8;	u_long  :22;
    187        1.1     ragge 	u_long  :2;	u_long	csr1	:8;	u_long  :22;
    188        1.1     ragge 	u_long  :2;	u_long	csr2	:8;	u_long  :22;
    189        1.1     ragge 	u_long  :2;	u_long	csr3	:8;	u_long  :22;
    190        1.1     ragge 	u_long  :2;	u_long	cpmbx	:8;	u_long  :22;
    191        1.1     ragge };
    192        1.5      matt 
    193        1.5      matt #endif /* _VAX_KA410_H_ */
    194