Home | History | Annotate | Line # | Download | only in include
ka43.h revision 1.7.142.1
      1  1.7.142.1  skrll /*	$NetBSD: ka43.h,v 1.7.142.1 2017/08/28 17:51:54 skrll Exp $ */
      2        1.1  ragge /*
      3        1.1  ragge  * Copyright (c) 1996 Ludd, University of Lule}, Sweden.
      4        1.1  ragge  * All rights reserved.
      5        1.1  ragge  *
      6        1.1  ragge  * This code is derived from software contributed to Ludd by Bertram Barth.
      7        1.1  ragge  *
      8        1.1  ragge  * Redistribution and use in source and binary forms, with or without
      9        1.1  ragge  * modification, are permitted provided that the following conditions
     10        1.1  ragge  * are met:
     11        1.1  ragge  * 1. Redistributions of source code must retain the above copyright
     12        1.1  ragge  *    notice, this list of conditions and the following disclaimer.
     13        1.1  ragge  * 2. Redistributions in binary form must reproduce the above copyright
     14        1.1  ragge  *    notice, this list of conditions and the following disclaimer in the
     15        1.1  ragge  *    documentation and/or other materials provided with the distribution.
     16        1.1  ragge  *
     17        1.1  ragge  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     18        1.1  ragge  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     19        1.1  ragge  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     20        1.1  ragge  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     21        1.1  ragge  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     22        1.1  ragge  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     23        1.1  ragge  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     24        1.1  ragge  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     25        1.1  ragge  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     26        1.1  ragge  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     27        1.1  ragge  */
     28        1.1  ragge 
     29        1.5   matt #ifndef _VAX_KA43_H_
     30        1.5   matt #define _VAX_KA43_H_
     31        1.5   matt 
     32        1.1  ragge /*
     33        1.1  ragge  * Definitions for I/O addresses of
     34        1.1  ragge  *
     35        1.1  ragge  *	VAXstation 3100 model 76	(RigelMAX)
     36        1.1  ragge  */
     37        1.1  ragge 
     38        1.1  ragge #define KA43_SIDEX	0x20040004	/* SID extension register */
     39        1.1  ragge 
     40        1.1  ragge #define KA43_CFGTST	0x20020000	/* Configuration and Test register */
     41        1.1  ragge #define KA43_IORESET	0x20020000	/* I/O Reset register */
     42        1.1  ragge 
     43        1.1  ragge #define KA43_ROMGETC	0x20040044
     44        1.1  ragge #define KA43_ROMPUTC	0x20040058
     45        1.1  ragge #define KA43_ROMPUTS	0x2004004C
     46        1.1  ragge 
     47        1.1  ragge #define KA43_CH2_BASE	0x10000000	/* 2nd level cache data area */
     48        1.1  ragge #define KA43_CH2_END	0x1FFFFFFF
     49        1.1  ragge #define KA43_CH2_SIZE	0x10000000
     50        1.1  ragge #define KA43_CT2_BASE	0x21000000	/* 2nd level cache tag area */
     51        1.1  ragge #define KA43_CT2_END	0x2101FFFF
     52        1.1  ragge #define KA43_CT2_SIZE	   0x20000
     53        1.1  ragge #define KA43_CH2_CREG	0x21100000	/* 2nd level cache control register */
     54        1.1  ragge 
     55        1.1  ragge #define KA43_ROM_BASE	0x20040000	/* System module ROM */
     56        1.1  ragge #define KA43_ROM_END	0x2007FFFF
     57        1.1  ragge #define KA43_ROM_SIZE	   0x40000	/* ??? */
     58        1.1  ragge 
     59        1.1  ragge #define KA43_IVN_BASE	0x20040020	/* Interrupt Vector Numbers */
     60        1.1  ragge #define KA43_IVN_END	0x2004003F
     61        1.1  ragge #define KA43_IVN_SIZE	      0x20
     62        1.1  ragge 
     63        1.1  ragge #define KA43_HLTCOD	0x20080000	/* Halt Code Register */
     64        1.3  ragge /* #define KA43_MSER	0x20080004*/	/* Memory System Error register */
     65        1.3  ragge /* #define KA43_MEAR	0x20080008*/	/* Memory Error Address register */
     66        1.1  ragge #define KA43_INTMSK	0x2008000C	/* Interrupt Mask register */
     67        1.1  ragge #define KA43_VDCORG	0x2008000D	/* Video Controller Origin Register */
     68        1.1  ragge #define KA43_VDCSEL	0x2008000E	/* Video Controller Select Register */
     69        1.1  ragge #define KA43_INTREQ	0x2008000F	/* Interrupt Request register */
     70        1.1  ragge #define KA43_INTCLR	0x2008000F	/* Interrupt Request clear register */
     71        1.2  ragge #define KA43_DIAGDSP	0x20080010	/* Diagnostic display register */
     72        1.1  ragge #define KA43_PARCTL	0x20080014	/* Parity Control Register */
     73        1.2  ragge #define KA43_DIAGTME	0x2008001E	/* diagnostic time register */
     74        1.1  ragge 
     75        1.1  ragge #define KA43_PCTL_DPEN	0x00000001	/* DMA parity enable (bit 0) */
     76        1.1  ragge #define KA43_PCTL_CPEN	0x00000002	/* CPU Parity enable (bit 1) */
     77        1.1  ragge #define KA43_PCTL_DMA	0x01000000	/* LANCE DMA control (bit 24) */
     78        1.1  ragge 
     79        1.2  ragge /*
     80        1.2  ragge  * "CH2" and "SESR" are two common names related to Secondary Cache
     81        1.2  ragge  */
     82        1.2  ragge #define KA43_SESR	0x21100000	/* same as KA43_CH2_CREG */
     83        1.2  ragge 
     84        1.2  ragge #define KA43_SESR_CENB	0x00000001	/* Cache Enable */
     85        1.1  ragge #define KA43_SESR_SERR  0x00000002
     86        1.1  ragge #define KA43_SESR_LERR	0x00000004
     87        1.1  ragge #define KA43_SESR_CERR	0x00000008
     88        1.1  ragge #define KA43_SESR_DIRTY	0x00000010
     89        1.1  ragge #define KA43_SESR_MISS	0x00000020
     90        1.2  ragge #define KA43_SESR_DPE	0x00000040	/* Dal Parity Error */
     91        1.2  ragge #define KA43_SESR_TPE	0x00000080	/* Tag Parity Error */
     92        1.1  ragge #define KA43_SESR_WSB	0x00010000
     93        1.1  ragge #define KA43_SESR_CIEA	0x7FFC0000
     94        1.1  ragge 
     95        1.2  ragge #define KA43_SESR_BITS \
     96        1.2  ragge 	"\020\010TPE\007DPE\006MISS\005DIRTY\004CERR\003LERR\002SERR\001ENABLE"
     97        1.2  ragge 
     98        1.2  ragge /*
     99        1.2  ragge  * The following values refer to bits/bitfields within the 4 internal
    100        1.2  ragge  * registers controlling primary cache:
    101        1.2  ragge  * PR_PCTAG(124, tag-register)		PR_PCIDX(125, index-register)
    102        1.2  ragge  * PR_PCERR(126, error-register)	PR_PCSTS(127, status-register)
    103        1.2  ragge  */
    104        1.2  ragge #define KA43_PCTAG_TAG		0x1FFFF800	/* bits 11-29 */
    105        1.2  ragge #define KA43_PCTAG_PARITY	0x40000000
    106        1.2  ragge #define KA43_PCTAG_VALID	0x80000000
    107        1.2  ragge 
    108        1.2  ragge #define KA43_PCIDX_INDEX	0x000007F8	/* 0x100 Q-word entries */
    109        1.2  ragge 
    110        1.2  ragge #define KA43_PCERR_ADDR		0x3FFFFFFF
    111        1.2  ragge 
    112        1.2  ragge #define KA43_PCS_FORCEHIT	0x00000001	/* Force hit */
    113        1.2  ragge #define KA43_PCS_ENABLE		0x00000002	/* Enable primary cache */
    114        1.2  ragge #define KA43_PCS_FLUSH		0x00000004	/* Flush cache */
    115        1.2  ragge #define KA43_PCS_REFRESH	0x00000008	/* Enable refresh */
    116        1.2  ragge #define KA43_PCS_HIT		0x00000010	/* Cache hit */
    117        1.2  ragge #define KA43_PCS_INTERRUPT	0x00000020	/* Interrupt pending */
    118        1.2  ragge #define KA43_PCS_TRAP2		0x00000040	/* Trap while trap */
    119        1.2  ragge #define KA43_PCS_TRAP1		0x00000080	/* Micro trap/machine check */
    120        1.2  ragge #define KA43_PCS_TPERR		0x00000100	/* Tag parity error */
    121        1.2  ragge #define KA43_PCS_DPERR		0x00000200	/* Dal data parity error */
    122        1.2  ragge #define KA43_PCS_PPERR		0x00000400	/* P data parity error */
    123        1.2  ragge #define KA43_PCS_BUSERR		0x00000800	/* Bus error */
    124        1.2  ragge #define KA43_PCS_BCHIT		0x00001000	/* B cache hit */
    125        1.2  ragge 
    126        1.2  ragge #define KA43_PCSTS_BITS \
    127        1.2  ragge 	"\020\015BCHIT\014BUSERR\013PPERR\012DPERR\011TPERR\010TRAP1" \
    128        1.2  ragge 	"\007TRAP2\006INTR\005HIT\004REFRESH\003FLUSH\002ENABLE\001FORCEHIT"
    129        1.2  ragge 
    130        1.2  ragge /*
    131        1.2  ragge  * Bits in PR_ACCS (Floating Point Accelerator Register)
    132        1.2  ragge  */
    133        1.2  ragge #define KA43_ACCS_VECTOR	(1<<0)	/* Vector Unit Present */
    134        1.2  ragge #define KA43_ACCS_FCHIP		(1<<1)	/* FPU chip present */
    135        1.2  ragge #define KA43_ACCS_WEP		(1<<31)	/* Write Even Parity */
    136        1.1  ragge 
    137        1.1  ragge /*
    138        1.1  ragge  * Other fixed addresses which should be mapped
    139        1.1  ragge  */
    140        1.1  ragge #define KA43_CPU_BASE	0x20080000	/* so called "CPU registers" */
    141        1.1  ragge #define KA43_CPU_END	0x200800FF
    142        1.1  ragge #define KA43_CPU_SIZE	     0x100
    143        1.1  ragge #define KA43_NWA_BASE	0x20090000	/* Network Address ROM */
    144        1.1  ragge #define KA43_NWA_END	0x2009007F
    145        1.1  ragge #define KA43_NWA_SIZE	      0x80
    146        1.1  ragge #define KA43_SER_BASE	0x200A0000	/* Serial line controller */
    147        1.1  ragge #define KA43_SER_END	0x200A000F
    148        1.1  ragge #define KA43_SER_SIZE         0x10
    149        1.1  ragge #define KA43_WAT_BASE	0x200B0000	/* TOY clock and NV-RAM */
    150        1.1  ragge #define KA43_WAT_END	0x200B00FF
    151        1.1  ragge #define KA43_WAT_SIZE	     0x100
    152        1.1  ragge #define KA43_SC1_BASE	0x200C0080	/* 1st SCSI Controller Chip */
    153        1.1  ragge #define KA43_SC1_END	0x200C009F
    154        1.1  ragge #define KA43_SC1_SIZE	      0x20
    155        1.1  ragge #define KA43_SC2_BASE	0x200C0180	/* 2nd SCSI Controller Chip */
    156        1.1  ragge #define KA43_SC2_END	0x200C019F
    157        1.1  ragge #define KA43_SC2_SIZE	      0x20
    158        1.1  ragge #define KA43_SCS_BASE	0x200C0000	/* area occupied by SCSI 1+2 */
    159        1.1  ragge #define KA43_SCS_END	0x200C01FF
    160        1.1  ragge #define KA43_SCS_SIZE	     0x200
    161        1.1  ragge #define KA43_LAN_BASE	0x200E0000	/* LANCE chip registers */
    162        1.1  ragge #define KA43_LAN_END	0x200E0007
    163        1.1  ragge #define KA43_LAN_SIZE	      0x08
    164        1.1  ragge #define KA43_CUR_BASE	0x200F0000	/* Monochrome video cursor chip */
    165        1.1  ragge #define KA43_CUR_END	0x200F003C
    166        1.1  ragge #define KA43_CUR_SIZE	      0x40
    167        1.1  ragge #define KA43_DMA_BASE	0x202D0000	/* 128KB Data Buffer */
    168        1.1  ragge #define KA43_DMA_END	0x202EFFFF
    169        1.1  ragge #define KA43_DMA_SIZE      0x20000
    170        1.1  ragge #define KA43_VME_BASE	0x30000000
    171        1.1  ragge #define KA43_VME_END	0x3003FFFF
    172        1.1  ragge #define KA43_VME_SIZE	   0x40000
    173        1.1  ragge 
    174        1.2  ragge #define KA43_DIAGMEM	0x28000000	/* start of diagnostic memory */
    175        1.2  ragge 
    176        1.1  ragge #define KA43_SC1_DADR	0x200C00A0	/* (1st SCSI) DMA address register */
    177        1.1  ragge #define KA43_SC1_DCNT	0x200C00C0	/* (1st SCSI) DMA byte count reg. */
    178        1.1  ragge #define KA43_SC1_DDIR	0x200C00C4	/* (1st SCSI) DMA transfer direction */
    179        1.1  ragge #define KA43_SC2_DADR	0x200C01A0
    180        1.1  ragge #define KA43_SC2_DCNT	0x200C01C0
    181        1.1  ragge #define KA43_SC2_DDIR	0x200C01C4
    182        1.1  ragge 
    183        1.1  ragge #define KA43_CUR_CMD	0x200F0000	/* Cursor Command Register */
    184        1.1  ragge #define KA43_CUR_XPOS	0x200F0004	/* Cursor X position */
    185        1.1  ragge #define KA43_CUR_YPOS	0x200F0008	/* Cursor Y position */
    186        1.1  ragge 
    187        1.1  ragge #define KA43_CUR_XMIN1	0x200F000C	/* Region 1 left edge */
    188        1.1  ragge #define KA43_CUR_XMAX1	0x200F0010	/* Region 1 right edge */
    189        1.1  ragge #define KA43_CUR_YMIN1	0x200F0014	/* Region 1 top edge */
    190        1.1  ragge #define KA43_CUR_YMAX1	0x200F0018	/* Region 1 bottom edge */
    191        1.1  ragge 
    192        1.1  ragge #define KA43_CUR_XMIN2	0x200F002C	/* Region 2 left edge */
    193        1.1  ragge #define KA43_CUR_XMAX2	0x200F0030	/* Region 2 right edge */
    194        1.1  ragge #define KA43_CUR_YMIN2	0x200F0034	/* Region 2 top edge */
    195        1.1  ragge #define KA43_CUR_YMAX2	0x200F0038	/* Region 2 bottom edge */
    196        1.1  ragge 
    197        1.1  ragge /*
    198        1.1  ragge  * Clock-Chip data in NVRAM
    199        1.1  ragge  */
    200        1.1  ragge #define KA43_CPMBX	0x200B0038	/* Console Mailbox (1 byte) */
    201        1.1  ragge #define KA43_CPFLG	0x200B003C	/* Console Program Flags (1 byte) */
    202        1.1  ragge #define KA43_LK201_ID	0x200B0040	/* Keyboard Variation (1 byte) */
    203        1.1  ragge #define KA43_CONS_ID	0x200B0044	/* Console Device Type (1 byte) */
    204        1.1  ragge #define KA43_SCR	0x200B0048	/* Console Scratch RAM */
    205        1.1  ragge #define KA43_TEMP	0x200B0058	/* Used by System Firmware */
    206        1.1  ragge #define KA43_BAT_CHK	0x200B0088	/* Battery Check Data */
    207        1.1  ragge #define KA43_PASSWD	0x200B0098	/* ??? */
    208        1.1  ragge #define KA43_BOOTFLG	0x200B00A8	/* Default Boot Flags (4 bytes) */
    209        1.1  ragge #define KA43_SCRLEN	0x200B00B8	/* Number of pages of SCR (1 byte) */
    210        1.1  ragge #define KA43_SCSIPORT	0x200B00BC	/* Tape Controller Port Data */
    211        1.1  ragge #define KA43_RESERVED	0x200B00C0	/* Reserved (16 bytes) */
    212        1.1  ragge 
    213        1.1  ragge struct ka43_cpu {
    214        1.2  ragge 	u_long  hltcod;		/* Halt Code Register */
    215        1.2  ragge 	u_long  pad2;
    216        1.2  ragge 	u_long  pad3;
    217        1.2  ragge 	u_char  intreg[4];	/* Four 1-byte registers */
    218        1.2  ragge 	u_short	diagdsp;	/* Diagnostic display register */
    219        1.2  ragge 	u_short pad4;
    220        1.2  ragge 	u_long	parctl;		/* Parity Control Register */
    221        1.2  ragge 	u_short pad5;
    222        1.2  ragge 	u_short pad6;
    223        1.2  ragge 	u_short pad7;
    224        1.2  ragge 	u_short	diagtme;	/* Diagnostic time register */
    225        1.1  ragge };
    226        1.1  ragge 
    227        1.1  ragge struct ka43_clock {
    228        1.1  ragge 	u_long  :2;	u_long	sec	:8;	u_long  :22;
    229        1.1  ragge 	u_long  :2;	u_long	secalrm :8;	u_long  :22;
    230        1.1  ragge 	u_long  :2;	u_long	min	:8;	u_long  :22;
    231        1.1  ragge 	u_long  :2;	u_long	minalrm	:8;	u_long  :22;
    232        1.1  ragge 	u_long  :2;	u_long	hr	:8;	u_long  :22;
    233        1.1  ragge 	u_long  :2;	u_long	hralrm	:8;	u_long  :22;
    234        1.1  ragge 	u_long  :2;	u_long	dayofwk	:8;	u_long  :22;
    235        1.1  ragge 	u_long  :2;	u_long	day	:8;	u_long  :22;
    236        1.1  ragge 	u_long  :2;	u_long	mon	:8;	u_long  :22;
    237        1.1  ragge 	u_long  :2;	u_long	yr	:8;	u_long  :22;
    238        1.1  ragge 	u_long  :2;	u_long	csr0	:8;	u_long  :22;
    239        1.1  ragge 	u_long  :2;	u_long	csr1	:8;	u_long  :22;
    240        1.1  ragge 	u_long  :2;	u_long	csr2	:8;	u_long  :22;
    241        1.1  ragge 	u_long  :2;	u_long	csr3	:8;	u_long  :22;
    242        1.6  ragge 	u_long  :2;	u_long	req	:4;
    243        1.6  ragge 	u_long	halt	:4;	u_long  :22;
    244        1.1  ragge };
    245        1.5   matt 
    246        1.5   matt #endif /* _VAX_KA43_H_ */
    247