qdreg.h revision 1.3 1 1.3 wiz /* $NetBSD: qdreg.h,v 1.3 2003/01/06 13:05:08 wiz Exp $ */
2 1.1 ragge /*-
3 1.1 ragge * Copyright (c) 1982, 1986 The Regents of the University of California.
4 1.1 ragge * All rights reserved.
5 1.1 ragge *
6 1.1 ragge * Redistribution and use in source and binary forms, with or without
7 1.1 ragge * modification, are permitted provided that the following conditions
8 1.1 ragge * are met:
9 1.1 ragge * 1. Redistributions of source code must retain the above copyright
10 1.1 ragge * notice, this list of conditions and the following disclaimer.
11 1.1 ragge * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 ragge * notice, this list of conditions and the following disclaimer in the
13 1.1 ragge * documentation and/or other materials provided with the distribution.
14 1.1 ragge * 3. All advertising materials mentioning features or use of this software
15 1.1 ragge * must display the following acknowledgement:
16 1.1 ragge * This product includes software developed by the University of
17 1.1 ragge * California, Berkeley and its contributors.
18 1.1 ragge * 4. Neither the name of the University nor the names of its contributors
19 1.1 ragge * may be used to endorse or promote products derived from this software
20 1.1 ragge * without specific prior written permission.
21 1.1 ragge *
22 1.1 ragge * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
23 1.1 ragge * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 ragge * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 ragge * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
26 1.1 ragge * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 1.1 ragge * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 1.1 ragge * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 1.1 ragge * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 1.1 ragge * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 1.1 ragge * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1 ragge * SUCH DAMAGE.
33 1.1 ragge *
34 1.1 ragge * @(#)qdreg.h 7.1 (Berkeley) 5/9/91
35 1.1 ragge */
36 1.1 ragge
37 1.1 ragge /************************************************************************
38 1.1 ragge * *
39 1.1 ragge * Copyright (c) 1985, 1986 by *
40 1.1 ragge * Digital Equipment Corporation, Maynard, MA *
41 1.1 ragge * All rights reserved. *
42 1.1 ragge * *
43 1.1 ragge * This software is furnished under a license and may be used and *
44 1.1 ragge * copied only in accordance with the terms of such license and *
45 1.1 ragge * with the inclusion of the above copyright notice. This *
46 1.1 ragge * software or any other copies thereof may not be provided or *
47 1.1 ragge * otherwise made available to any other person. No title to and *
48 1.1 ragge * ownership of the software is hereby transferred. *
49 1.1 ragge * *
50 1.1 ragge * The information in this software is subject to change without *
51 1.1 ragge * notice and should not be construed as a commitment by Digital *
52 1.1 ragge * Equipment Corporation. *
53 1.1 ragge * *
54 1.1 ragge * Digital assumes no responsibility for the use or reliability *
55 1.1 ragge * of its software on equipment which is not supplied by Digital. *
56 1.1 ragge * *
57 1.1 ragge ************************************************************************/
58 1.1 ragge
59 1.1 ragge /* Dragon ADDER reg map */
60 1.1 ragge /* ADDER register bit definitions */
61 1.1 ragge /* Y_SCROLL_CONSTANT */
62 1.1 ragge
63 1.1 ragge #define SCROLL_ERASE 0x2000
64 1.1 ragge #define ADDER_SCROLL_DOWN 0x1000
65 1.1 ragge
66 1.1 ragge /* ADDER status and interrupt enable registers [1], [2], [3] */
67 1.1 ragge
68 1.1 ragge #define DISABLE 0x0000
69 1.1 ragge #define PAUSE_COMPLETE 0x0001
70 1.1 ragge #define FRAME_SYNC 0x0002
71 1.1 ragge #define INIT_COMPLETE 0x0004
72 1.1 ragge #define RASTEROP_COMPLETE 0x0008
73 1.1 ragge
74 1.1 ragge #define ADDRESS_COMPLETE 0x0010
75 1.1 ragge #define RX_READY 0x0020
76 1.1 ragge #define TX_READY 0x0040
77 1.1 ragge #define ID_SCROLL_READY 0x0080
78 1.1 ragge
79 1.1 ragge #define TOP_CLIP 0x0100
80 1.1 ragge #define BOTTOM_CLIP 0x0200
81 1.1 ragge #define LEFT_CLIP 0x0400
82 1.1 ragge #define RIGHT_CLIP 0x0800
83 1.1 ragge #define NO_CLIP 0x1000
84 1.1 ragge #define VSYNC 0x2000
85 1.1 ragge
86 1.1 ragge /* ADDER command register [8], [10] */
87 1.1 ragge
88 1.1 ragge #define OCR_zero 0x0000
89 1.1 ragge #define Z_BLOCK0 0x0000
90 1.1 ragge #define OCRA 0x0000
91 1.1 ragge #define OCRB 0x0004
92 1.1 ragge #define RASTEROP 0x02c0
93 1.1 ragge #define PBT 0x03c0
94 1.1 ragge #define BTPZ 0x0bb0
95 1.1 ragge #define PTBZ 0x07a0
96 1.1 ragge #define DTE 0x0400
97 1.1 ragge #define S1E 0x0800
98 1.1 ragge #define S2E 0x1000
99 1.1 ragge #define VIPER_Z_LOAD 0x01A0
100 1.1 ragge #define ID_LOAD 0x0100
101 1.1 ragge #define CANCEL 0x0000
102 1.1 ragge #define LF_R1 0x0000
103 1.1 ragge #define LF_R2 0x0010
104 1.1 ragge #define LF_R3 0x0020
105 1.1 ragge #define LF_R4 0x0030
106 1.1 ragge
107 1.1 ragge /* ADDER rasterop mode register [9] */
108 1.1 ragge
109 1.1 ragge #define NORMAL 0x0000
110 1.1 ragge #define LINEAR_PATTERN 0x0002
111 1.1 ragge #define X_FILL 0x0003
112 1.1 ragge #define Y_FILL 0x0007
113 1.1 ragge #define BASELINE 0x0008
114 1.1 ragge #define HOLE_ENABLE 0x0010
115 1.1 ragge #define SRC_1_INDEX_ENABLE 0x0020
116 1.1 ragge #define DST_INDEX_ENABLE 0x0040
117 1.1 ragge #define DST_WRITE_ENABLE 0x0080
118 1.1 ragge
119 1.1 ragge /* ADDER source 2 size register */
120 1.1 ragge
121 1.1 ragge #define NO_TILE 0x0080
122 1.1 ragge
123 1.1 ragge /* External registers base addresses */
124 1.1 ragge
125 1.1 ragge #define CS_UPDATE_MASK 0x0060
126 1.1 ragge #define CS_SCROLL_MASK 0x0040
127 1.1 ragge
128 1.1 ragge /* VIPER registers */
129 1.1 ragge
130 1.1 ragge #define RESOLUTION_MODE 0x0080
131 1.1 ragge #define MEMORY_BUS_WIDTH 0x0081
132 1.1 ragge #define PLANE_ADDRESS 0x0083
133 1.1 ragge #define LU_FUNCTION_R1 0x0084
134 1.1 ragge #define LU_FUNCTION_R2 0x0085
135 1.1 ragge #define LU_FUNCTION_R3 0x0086
136 1.1 ragge #define LU_FUNCTION_R4 0x0087
137 1.1 ragge #define MASK_1 0x0088
138 1.1 ragge #define MASK_2 0x0089
139 1.1 ragge #define SOURCE 0x008a
140 1.1 ragge #define SOURCE_Z 0x0000
141 1.1 ragge #define BACKGROUND_COLOR 0x008e
142 1.1 ragge #define BACKGROUND_COLOR_Z 0x000C
143 1.1 ragge #define FOREGROUND_COLOR 0x008f
144 1.1 ragge #define FOREGROUND_COLOR_Z 0x0004
145 1.1 ragge #define SRC1_OCR_A 0x0090
146 1.1 ragge #define SRC2_OCR_A 0x0091
147 1.1 ragge #define DST_OCR_A 0x0092
148 1.1 ragge #define SRC1_OCR_B 0x0094
149 1.1 ragge #define SRC2_OCR_B 0x0095
150 1.1 ragge #define DST_OCR_B 0x0096
151 1.1 ragge
152 1.1 ragge /* VIPER scroll registers */
153 1.1 ragge
154 1.1 ragge #define SCROLL_CONSTANT 0x0082
155 1.1 ragge #define SCROLL_FILL 0x008b
156 1.1 ragge #define SCROLL_FILL_Z 0x0008
157 1.1 ragge #define LEFT_SCROLL_MASK 0x008c
158 1.1 ragge #define RIGHT_SCROLL_MASK 0x008d
159 1.1 ragge
160 1.1 ragge /* VIPER register bit definitions */
161 1.1 ragge
162 1.1 ragge #define EXT_NONE 0x0000
163 1.1 ragge #define EXT_SOURCE 0x0001
164 1.1 ragge #define EXT_M1_M2 0x0002
165 1.1 ragge #define INT_NONE 0x0000
166 1.1 ragge #define INT_SOURCE 0x0004
167 1.1 ragge #define INT_M1_M2 0x0008
168 1.1 ragge #define ID 0x0010
169 1.1 ragge #define NO_ID 0x0000
170 1.1 ragge #define WAIT 0x0020
171 1.1 ragge #define NO_WAIT 0x0000
172 1.1 ragge #define BAR_SHIFT_DELAY WAIT
173 1.1 ragge #define NO_BAR_SHIFT_DELAY NO_WAIT
174 1.1 ragge
175 1.1 ragge
176 1.1 ragge /* VIPER logical function unit codes */
177 1.1 ragge
178 1.1 ragge #define LF_ZEROS 0x0000
179 1.1 ragge #define LF_D_XOR_S 0x0006
180 1.1 ragge #define LF_SOURCE 0x000A
181 1.1 ragge #define LF_D_OR_S 0x000E
182 1.1 ragge #define LF_ONES 0x000F
183 1.1 ragge #define INV_M1_M2 0x0030
184 1.1 ragge #define FULL_SRC_RESOLUTION 0X00C0 /* makes second pass like first pass */
185 1.1 ragge
186 1.1 ragge /* VIPER scroll register [2] */
187 1.1 ragge
188 1.1 ragge #define SCROLL_DISABLE 0x0040
189 1.1 ragge #define SCROLL_ENABLE 0x0020
190 1.1 ragge #define VIPER_LEFT 0x0000
191 1.1 ragge #define VIPER_RIGHT 0x0010
192 1.1 ragge #define VIPER_UP 0x0040
193 1.1 ragge #define VIPER_DOWN 0x0000
194 1.1 ragge
195 1.1 ragge /* Adder scroll register */
196 1.1 ragge
197 1.1 ragge #define ADDER_UP 0x0000
198 1.1 ragge #define ADDER_DOWN 0x1000
199 1.1 ragge
200 1.1 ragge /* Misc scroll definitions */
201 1.1 ragge
202 1.1 ragge #define UP 0
203 1.1 ragge #define DOWN 1
204 1.1 ragge #define LEFT 2
205 1.1 ragge #define RIGHT 3
206 1.1 ragge #define NODIR 4
207 1.1 ragge #define SCROLL_VMAX 31
208 1.1 ragge #define SCROLL_HMAX 15
209 1.1 ragge #define NEW 2
210 1.1 ragge #define OLD 1
211 1.1 ragge #define BUSY 1
212 1.1 ragge #define DRAG 1
213 1.1 ragge #define SCROLL 0
214 1.1 ragge
215 1.1 ragge /* miscellaneous defines */
216 1.1 ragge
217 1.1 ragge #define ALL_PLANES 0xffffffff
218 1.1 ragge #define UNITY 0x1fff /* Adder scale factor */
219 1.1 ragge #define MAX_SCREEN_X 1024
220 1.1 ragge #define MAX_SCREEN_Y 864
221 1.1 ragge #define FONT_HEIGHT 32
222 1.1 ragge
223 1.1 ragge struct adder {
224 1.1 ragge
225 1.1 ragge /* adder control registers */
226 1.1 ragge
227 1.1 ragge u_short register_address; /* ADDER reg pntr for use by DGA */
228 1.1 ragge u_short request_enable; /* DMA request enables */
229 1.1 ragge u_short interrupt_enable; /* interrupt enables */
230 1.1 ragge u_short status; /* ADDER status bits */
231 1.1 ragge u_short reserved1; /* test function only */
232 1.1 ragge u_short spare1; /* spare address (what else?) */
233 1.1 ragge
234 1.1 ragge u_short reserved2; /* test function only */
235 1.1 ragge u_short id_data; /* data path to I/D bus */
236 1.1 ragge u_short command; /* ADDER chip command register */
237 1.1 ragge u_short rasterop_mode; /* sets rasterop execution modes */
238 1.1 ragge u_short cmd; /* duplicate path to above cmd reg */
239 1.1 ragge u_short reserved3; /* test function only */
240 1.1 ragge
241 1.1 ragge /* scroll registers */
242 1.1 ragge
243 1.1 ragge u_short ID_scroll_data; /* I/D bus scroll data */
244 1.1 ragge u_short ID_scroll_command; /* I/D bus scroll command */
245 1.1 ragge u_short scroll_x_min; /* X scroll min - left boundary */
246 1.1 ragge u_short scroll_x_max; /* X scroll max - right boundary */
247 1.1 ragge u_short scroll_y_min; /* Y scroll min - upper boundary */
248 1.1 ragge u_short scroll_y_max; /* Y scroll max - lower boundary */
249 1.1 ragge u_short pause; /* Y coord to set stat when scanned */
250 1.1 ragge u_short y_offset_pending; /* vertical scroll control */
251 1.1 ragge u_short y_scroll_constant;
252 1.1 ragge
253 1.1 ragge /* update control registers */
254 1.1 ragge
255 1.1 ragge u_short x_index_pending; /* x pending index */
256 1.1 ragge u_short y_index_pending; /* y pending index */
257 1.1 ragge u_short x_index_new; /* new x index */
258 1.1 ragge u_short y_index_new; /* new y index */
259 1.1 ragge u_short x_index_old; /* old x index */
260 1.1 ragge u_short y_index_old; /* old y index */
261 1.1 ragge u_short x_clip_min; /* left clipping boundary */
262 1.1 ragge u_short x_clip_max; /* right clipping boundary */
263 1.1 ragge u_short y_clip_min; /* upper clipping boundary */
264 1.1 ragge u_short y_clip_max; /* lower clipping boundary */
265 1.1 ragge u_short spare2; /* spare address (another!) */
266 1.1 ragge
267 1.1 ragge /* rasterop control registers */
268 1.1 ragge
269 1.1 ragge u_short source_1_dx; /* source #1 x vector */
270 1.1 ragge u_short source_1_dy; /* source #1 y vector*/
271 1.1 ragge u_short source_1_x; /* source #1 x origin */
272 1.1 ragge u_short source_1_y; /* source #1 y origin */
273 1.1 ragge u_short destination_x; /* destination x origin */
274 1.1 ragge u_short destination_y; /* destination y origin */
275 1.1 ragge u_short fast_dest_dx; /* destination x fast vector */
276 1.1 ragge u_short fast_dest_dy; /* destination y fast vector */
277 1.1 ragge u_short slow_dest_dx; /* destination x slow vector */
278 1.1 ragge u_short slow_dest_dy; /* destination y slow vector */
279 1.1 ragge u_short fast_scale; /* scale factor for fast vector */
280 1.1 ragge u_short slow_scale; /* scale factor for slow vector */
281 1.1 ragge u_short source_2_x; /* source #2 x origin */
282 1.1 ragge u_short source_2_y; /* source #2 y origin */
283 1.1 ragge u_short source_2_size; /* source #2 height & width */
284 1.1 ragge u_short error_1; /* error regs (?) */
285 1.1 ragge u_short error_2;
286 1.1 ragge
287 1.1 ragge /* screen format control registers */
288 1.1 ragge
289 1.1 ragge u_short y_scan_count_0; /* y scan counts for vert timing */
290 1.1 ragge u_short y_scan_count_1;
291 1.1 ragge u_short y_scan_count_2;
292 1.1 ragge u_short y_scan_count_3;
293 1.1 ragge u_short x_scan_conf; /* x scan configuration */
294 1.1 ragge u_short x_limit;
295 1.1 ragge u_short y_limit;
296 1.1 ragge u_short x_scan_count_0; /* x scan count for horiz timing */
297 1.1 ragge u_short x_scan_count_1;
298 1.1 ragge u_short x_scan_count_2;
299 1.1 ragge u_short x_scan_count_3;
300 1.1 ragge u_short x_scan_count_4;
301 1.1 ragge u_short x_scan_count_5;
302 1.1 ragge u_short x_scan_count_6;
303 1.1 ragge u_short sync_phase_adj; /* sync phase (horiz sync count) */
304 1.1 ragge };
305 1.1 ragge
306 1.1 ragge /*---------------------
307 1.1 ragge * DUART definitions */
308 1.1 ragge
309 1.1 ragge /* command definitions */
310 1.1 ragge
311 1.1 ragge #define EN_RCV 0x01
312 1.1 ragge #define DIS_RCV 0x02
313 1.1 ragge #define EN_XMT 0x04
314 1.1 ragge #define DIS_XMT 0x08
315 1.1 ragge #define RESET_M 0x10
316 1.1 ragge #define RESET_RCV 0x20
317 1.1 ragge #define RESET_XMT 0x30
318 1.1 ragge #define RESET_ERR 0x40
319 1.1 ragge #define RESET_BD 0x50
320 1.1 ragge #define START_BREAK 0x60
321 1.1 ragge #define STOP_BREAK 0x70
322 1.1 ragge
323 1.3 wiz /* interrupt bit definitions */
324 1.1 ragge
325 1.1 ragge #define EI_XMT_A 0x01
326 1.1 ragge #define EI_RCV_A 0x02
327 1.1 ragge #define EI_XMT_B 0x10
328 1.1 ragge #define EI_RCV_B 0x20
329 1.1 ragge
330 1.1 ragge #define XMT_RDY_A 0x01
331 1.1 ragge #define RCV_RDY_A 0x02
332 1.1 ragge #define XMT_RDY_B 0x10
333 1.1 ragge #define RCV_RDY_B 0x20
334 1.1 ragge
335 1.2 wiz /* status register bit definitions */
336 1.1 ragge
337 1.1 ragge #define RCV_RDY 0x01
338 1.1 ragge #define FIFO_FULL 0x02
339 1.1 ragge #define XMT_RDY 0x04
340 1.1 ragge #define XMT_EMT 0x08
341 1.1 ragge #define OVER_ERR 0x10
342 1.1 ragge #define ERR_PARITY 0x20
343 1.1 ragge #define FRAME_ERR 0x40
344 1.1 ragge #define RCVD_BREAK 0x80
345 1.1 ragge
346 1.1 ragge
347 1.1 ragge struct duart {
348 1.1 ragge
349 1.1 ragge /* channel A - LK201 */
350 1.1 ragge
351 1.1 ragge short modeA; /* ch.A mode reg (read/write) */
352 1.1 ragge short statusA; /* ch.A status reg (read) */
353 1.1 ragge #define clkselA statusA /* ch.A clock slect reg (write) */
354 1.1 ragge short cmdA; /* ch.A command reg (write) */
355 1.1 ragge short dataA; /* rcv/xmt data ch.A (read/write) */
356 1.1 ragge short inchng; /* input change state reg (read) */
357 1.1 ragge #define auxctl inchng /* auxiliary control reg (write) */
358 1.1 ragge short istatus; /* interrupt status reg (read) */
359 1.1 ragge #define imask istatus /* interrupt mask reg (write) */
360 1.1 ragge short CThi; /* counter/timer hi byte (read) */
361 1.1 ragge #define CTRhi CThi /* counter/timer hi reg (write) */
362 1.1 ragge short CTlo; /* counter/timer lo byte (read) */
363 1.1 ragge #define CTRlo CTlo /* counter/timer lo reg (write) */
364 1.1 ragge
365 1.1 ragge /* channel B - pointing device */
366 1.1 ragge
367 1.1 ragge short modeB; /* ch.B mode reg (read/write) */
368 1.1 ragge short statusB; /* ch.B status reg (read) */
369 1.1 ragge #define clkselB statusB /* ch.B clock select reg (write) */
370 1.1 ragge short cmdB; /* ch.B command reg (write) */
371 1.1 ragge short dataB; /* ch.B rcv/xmt data (read/write) */
372 1.1 ragge short rsrvd;
373 1.1 ragge short inport; /* input port (read) */
374 1.1 ragge #define outconf inport /* output port config reg (write) */
375 1.1 ragge short strctr; /* start counter command (read) */
376 1.1 ragge #define setbits setctr /* output bits set command (write) */
377 1.1 ragge short stpctr; /* stop counter command (read) */
378 1.1 ragge #define resetbits stpctr /* output bits reset cmd (write) */
379 1.1 ragge
380 1.1 ragge };
381