1 1.1 matt /* $NetBSD: qv_ic.h,v 1.1 2015/07/05 03:07:21 matt Exp $ */ 2 1.1 matt 3 1.1 matt /*- 4 1.1 matt * Copyright (c) 2015 The NetBSD Foundation, Inc. 5 1.1 matt * All rights reserved. 6 1.1 matt * 7 1.1 matt * This code is derived from software contributed to The NetBSD Foundation 8 1.1 matt * by Charles H. Dickman 9 1.1 matt * 10 1.1 matt * Redistribution and use in source and binary forms, with or without 11 1.1 matt * modification, are permitted provided that the following conditions 12 1.1 matt * are met: 13 1.1 matt * 1. Redistributions of source code must retain the above copyright 14 1.1 matt * notice, this list of conditions and the following disclaimer. 15 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright 16 1.1 matt * notice, this list of conditions and the following disclaimer in the 17 1.1 matt * documentation and/or other materials provided with the distribution. 18 1.1 matt * 19 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.1 matt * POSSIBILITY OF SUCH DAMAGE. 30 1.1 matt */ 31 1.1 matt 32 1.1 matt /* registers */ 33 1.1 matt #define QV_IC_DR 0 /* data register */ 34 1.1 matt #define QV_IC_SR 2 /* status register */ 35 1.1 matt 36 1.1 matt /* commands */ 37 1.1 matt #define QV_IC_RESET 0x00 38 1.1 matt #define QV_IC_CIMR 0x28 39 1.1 matt #define QV_IC_SIMR 0x38 40 1.1 matt #define QV_IC_CLRIRR 0x40 41 1.1 matt #define QV_IC_SIRR 0x58 42 1.1 matt #define QV_IC_MODE 0x80 43 1.1 matt #define QV_IC_ARM 0xa1 44 1.1 matt #define QV_IC_DISARM 0xa2 45 1.1 matt #define QV_IC_ACREG 0xc0 46 1.1 matt #define QV_IC_RMEM 0xe0 47 1.1 matt #define RMEM_BC_1 0x00 48 1.1 matt #define RMEM_BC_2 0x08 49 1.1 matt #define RMEM_BC_3 0x10 50 1.1 matt #define RMEM_BC_4 0x18 51 1.1 matt 52 1.1 matt 53 1.1 matt /* vectors */ 54 1.1 matt #define QV_DUART_VEC 0 55 1.1 matt #define QV_SYNC_VEC 1 56 1.1 matt #define QV_MOUSE_VEC 2 57 1.1 matt #define QV_CURS_VEC 3 58 1.1 matt #define QV_MBA_VEC 4 59 1.1 matt #define QV_MBB_VEC 5 60 1.1 matt #define QV_MBC_VEC 6 61 1.1 matt 62 1.1 matt #define QV_IC_ENA 1 63 1.1 matt #define QV_IC_DIS 0 64 1.1 matt 65 1.1 matt void qv_ic_init(struct uba_attach_args *, bus_size_t); 66 1.1 matt void qv_ic_setvec(struct uba_attach_args *, bus_size_t, int, int); 67 1.1 matt void qv_ic_enable(struct uba_attach_args *, bus_size_t, int, int); 68 1.1 matt void qv_ic_arm(struct uba_attach_args *, bus_size_t, int); 69 1.1 matt void qv_ic_force(struct uba_attach_args *, bus_size_t, int); 70 1.1 matt 71