1 1.45 riastrad /* $NetBSD: asc_vsbus.c,v 1.45 2018/09/03 16:29:28 riastradh Exp $ */ 2 1.1 matt 3 1.1 matt /*- 4 1.1 matt * Copyright (c) 1998 The NetBSD Foundation, Inc. 5 1.1 matt * All rights reserved. 6 1.1 matt * 7 1.1 matt * This code is derived from software contributed to The NetBSD Foundation 8 1.1 matt * by Charles M. Hannum. 9 1.1 matt * 10 1.1 matt * Redistribution and use in source and binary forms, with or without 11 1.1 matt * modification, are permitted provided that the following conditions 12 1.1 matt * are met: 13 1.1 matt * 1. Redistributions of source code must retain the above copyright 14 1.1 matt * notice, this list of conditions and the following disclaimer. 15 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright 16 1.1 matt * notice, this list of conditions and the following disclaimer in the 17 1.1 matt * documentation and/or other materials provided with the distribution. 18 1.1 matt * 19 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.1 matt * POSSIBILITY OF SUCH DAMAGE. 30 1.1 matt */ 31 1.1 matt 32 1.31 chs #include <sys/cdefs.h> /* RCS ID & Copyright macro defns */ 33 1.9 ragge 34 1.45 riastrad __KERNEL_RCSID(0, "$NetBSD: asc_vsbus.c,v 1.45 2018/09/03 16:29:28 riastradh Exp $"); 35 1.1 matt 36 1.31 chs #include "locators.h" 37 1.31 chs #include "opt_cputype.h" 38 1.1 matt 39 1.1 matt #include <sys/param.h> 40 1.1 matt #include <sys/systm.h> 41 1.42 matt #include <sys/bus.h> 42 1.42 matt #include <sys/cpu.h> 43 1.42 matt #include <sys/device.h> 44 1.1 matt #include <sys/kernel.h> 45 1.1 matt #include <sys/errno.h> 46 1.1 matt #include <sys/ioctl.h> 47 1.1 matt #include <sys/buf.h> 48 1.1 matt 49 1.1 matt #include <dev/scsipi/scsi_all.h> 50 1.1 matt #include <dev/scsipi/scsipi_all.h> 51 1.1 matt #include <dev/scsipi/scsiconf.h> 52 1.1 matt #include <dev/scsipi/scsi_message.h> 53 1.1 matt 54 1.1 matt #include <dev/ic/ncr53c9xreg.h> 55 1.1 matt #include <dev/ic/ncr53c9xvar.h> 56 1.1 matt 57 1.42 matt #include <machine/vmparam.h> 58 1.1 matt #include <machine/sid.h> 59 1.1 matt #include <machine/scb.h> 60 1.1 matt #include <machine/vsbus.h> 61 1.9 ragge #include <machine/clock.h> /* for SCSI ctlr ID# XXX */ 62 1.1 matt 63 1.1 matt struct asc_vsbus_softc { 64 1.1 matt struct ncr53c9x_softc sc_ncr53c9x; /* Must be first */ 65 1.15 matt struct evcnt sc_intrcnt; /* count interrupts */ 66 1.1 matt bus_space_tag_t sc_bst; /* bus space tag */ 67 1.1 matt bus_space_handle_t sc_bsh; /* bus space handle */ 68 1.11 matt bus_space_handle_t sc_dirh; /* scsi direction handle */ 69 1.11 matt bus_space_handle_t sc_adrh; /* scsi address handle */ 70 1.4 matt bus_space_handle_t sc_ncrh; /* ncr bus space handle */ 71 1.29 wiz bus_dma_tag_t sc_dmat; /* bus DMA tag */ 72 1.1 matt bus_dmamap_t sc_dmamap; 73 1.39 tsutsui uint8_t **sc_dmaaddr; 74 1.1 matt size_t *sc_dmalen; 75 1.1 matt size_t sc_dmasize; 76 1.1 matt unsigned int sc_flags; 77 1.6 matt #define ASC_FROMMEMORY 0x0001 /* Must be 1 */ 78 1.6 matt #define ASC_DMAACTIVE 0x0002 79 1.4 matt #define ASC_MAPLOADED 0x0004 80 1.6 matt unsigned long sc_xfers; 81 1.1 matt }; 82 1.1 matt 83 1.11 matt #define ASC_REG_KA46_ADR 0x0000 84 1.11 matt #define ASC_REG_KA46_DIR 0x000C 85 1.13 matt #define ASC_REG_KA49_ADR 0x0000 86 1.13 matt #define ASC_REG_KA49_DIR 0x0004 87 1.1 matt #define ASC_REG_NCR 0x0080 88 1.1 matt #define ASC_REG_END 0x00B0 89 1.1 matt 90 1.1 matt #define ASC_MAXXFERSIZE 65536 91 1.5 matt #define ASC_FREQUENCY 25000000 92 1.1 matt 93 1.38 matt static int asc_vsbus_match(device_t, cfdata_t, void *); 94 1.38 matt static void asc_vsbus_attach(device_t, device_t, void *); 95 1.1 matt 96 1.39 tsutsui CFATTACH_DECL_NEW(asc_vsbus, sizeof(struct asc_vsbus_softc), 97 1.28 thorpej asc_vsbus_match, asc_vsbus_attach, NULL, NULL); 98 1.1 matt 99 1.1 matt /* 100 1.1 matt * Functions and the switch for the MI code 101 1.1 matt */ 102 1.39 tsutsui static uint8_t asc_vsbus_read_reg(struct ncr53c9x_softc *, int); 103 1.39 tsutsui static void asc_vsbus_write_reg(struct ncr53c9x_softc *, int, uint8_t); 104 1.20 matt static int asc_vsbus_dma_isintr(struct ncr53c9x_softc *); 105 1.20 matt static void asc_vsbus_dma_reset(struct ncr53c9x_softc *); 106 1.20 matt static int asc_vsbus_dma_intr(struct ncr53c9x_softc *); 107 1.39 tsutsui static int asc_vsbus_dma_setup(struct ncr53c9x_softc *, uint8_t **, 108 1.20 matt size_t *, int, size_t *); 109 1.20 matt static void asc_vsbus_dma_go(struct ncr53c9x_softc *); 110 1.20 matt static void asc_vsbus_dma_stop(struct ncr53c9x_softc *); 111 1.20 matt static int asc_vsbus_dma_isactive(struct ncr53c9x_softc *); 112 1.1 matt 113 1.38 matt static const struct ncr53c9x_glue asc_vsbus_glue = { 114 1.38 matt .gl_read_reg = asc_vsbus_read_reg, 115 1.38 matt .gl_write_reg = asc_vsbus_write_reg, 116 1.38 matt .gl_dma_isintr = asc_vsbus_dma_isintr, 117 1.38 matt .gl_dma_reset = asc_vsbus_dma_reset, 118 1.38 matt .gl_dma_intr = asc_vsbus_dma_intr, 119 1.38 matt .gl_dma_setup = asc_vsbus_dma_setup, 120 1.38 matt .gl_dma_go = asc_vsbus_dma_go, 121 1.38 matt .gl_dma_stop = asc_vsbus_dma_stop, 122 1.38 matt .gl_dma_isactive = asc_vsbus_dma_isactive, 123 1.1 matt }; 124 1.1 matt 125 1.38 matt static uint8_t asc_attached; /* can't have more than one asc */ 126 1.12 matt 127 1.1 matt static int 128 1.39 tsutsui asc_vsbus_match(device_t parent, cfdata_t cf, void *aux) 129 1.1 matt { 130 1.38 matt struct vsbus_attach_args * const va = aux; 131 1.38 matt volatile uint8_t *ncr_regs; 132 1.1 matt int dummy; 133 1.12 matt 134 1.12 matt if (asc_attached) 135 1.12 matt return 0; 136 1.1 matt 137 1.14 matt if (vax_boardtype == VAX_BTYP_46 || vax_boardtype == VAX_BTYP_48) { 138 1.31 chs if (cf->cf_loc[VSBUSCF_CSR] != 0x200c0080) 139 1.14 matt return 0; 140 1.22 ragge } else if (vax_boardtype == VAX_BTYP_49 || 141 1.22 ragge vax_boardtype == VAX_BTYP_53) { 142 1.31 chs if (cf->cf_loc[VSBUSCF_CSR] != 0x26000080) 143 1.14 matt return 0; 144 1.14 matt } else { 145 1.12 matt return 0; 146 1.14 matt } 147 1.12 matt 148 1.38 matt ncr_regs = (volatile uint8_t *) va->va_addr; 149 1.1 matt 150 1.1 matt /* *** need to generate an interrupt here 151 1.1 matt * From trial and error, I've determined that an INT is generated 152 1.1 matt * only when the following sequence of events occurs: 153 1.1 matt * 1) The interrupt status register (0x05) must be read. 154 1.1 matt * 2) SCSI bus reset interrupt must be enabled 155 1.1 matt * 3) SCSI bus reset command must be sent 156 1.1 matt * 4) NOP command must be sent 157 1.1 matt */ 158 1.1 matt 159 1.3 matt dummy = ncr_regs[NCR_INTR << 2] & 0xFF; 160 1.8 ragge ncr_regs[NCR_CFG1 << 2] = 0x06; /* we're ID 6, turn on INT for SCSI reset */ 161 1.3 matt ncr_regs[NCR_CMD << 2] = NCRCMD_RSTSCSI; /* send the reset */ 162 1.3 matt ncr_regs[NCR_CMD << 2] = NCRCMD_NOP; /* send a NOP */ 163 1.1 matt DELAY(10000); 164 1.1 matt 165 1.3 matt dummy = ncr_regs[NCR_INTR << 2] & 0xFF; 166 1.3 matt return (dummy & NCRINTR_SBR) != 0; 167 1.1 matt } 168 1.1 matt 169 1.1 matt 170 1.1 matt /* 171 1.1 matt * Attach this instance, and then all the sub-devices 172 1.1 matt */ 173 1.1 matt static void 174 1.38 matt asc_vsbus_attach(device_t parent, device_t self, void *aux) 175 1.1 matt { 176 1.38 matt struct vsbus_attach_args * const va = aux; 177 1.38 matt struct asc_vsbus_softc * const asc = device_private(self); 178 1.38 matt struct ncr53c9x_softc * const sc = &asc->sc_ncr53c9x; 179 1.1 matt int error; 180 1.1 matt 181 1.12 matt asc_attached = 1; 182 1.1 matt /* 183 1.1 matt * Set up glue for MI code early; we use some of it here. 184 1.1 matt */ 185 1.39 tsutsui sc->sc_dev = self; 186 1.1 matt sc->sc_glue = &asc_vsbus_glue; 187 1.1 matt 188 1.36 matt asc->sc_bst = va->va_memt; 189 1.1 matt asc->sc_dmat = va->va_dmat; 190 1.1 matt 191 1.1 matt error = bus_space_map(asc->sc_bst, va->va_paddr - ASC_REG_NCR, 192 1.1 matt ASC_REG_END, 0, &asc->sc_bsh); 193 1.1 matt if (error) { 194 1.38 matt aprint_error(": failed to map registers: error=%d\n", error); 195 1.1 matt return; 196 1.1 matt } 197 1.4 matt error = bus_space_subregion(asc->sc_bst, asc->sc_bsh, ASC_REG_NCR, 198 1.4 matt ASC_REG_END - ASC_REG_NCR, &asc->sc_ncrh); 199 1.4 matt if (error) { 200 1.39 tsutsui aprint_error(": failed to map ncr registers: error=%d\n", 201 1.39 tsutsui error); 202 1.4 matt return; 203 1.4 matt } 204 1.11 matt if (vax_boardtype == VAX_BTYP_46 || vax_boardtype == VAX_BTYP_48) { 205 1.11 matt error = bus_space_subregion(asc->sc_bst, asc->sc_bsh, 206 1.38 matt ASC_REG_KA46_ADR, sizeof(uint32_t), &asc->sc_adrh); 207 1.11 matt if (error) { 208 1.38 matt aprint_error(": failed to map adr register: error=%d\n", 209 1.11 matt error); 210 1.11 matt return; 211 1.11 matt } 212 1.11 matt error = bus_space_subregion(asc->sc_bst, asc->sc_bsh, 213 1.38 matt ASC_REG_KA46_DIR, sizeof(uint32_t), &asc->sc_dirh); 214 1.11 matt if (error) { 215 1.38 matt aprint_error(": failed to map dir register: error=%d\n", 216 1.11 matt error); 217 1.11 matt return; 218 1.11 matt } 219 1.11 matt } else { 220 1.11 matt /* This is a gross and disgusting kludge but it'll 221 1.11 matt * save a bunch of ugly code. Unlike the VS4000/60, 222 1.11 matt * the SCSI Address and direction registers are not 223 1.11 matt * near the SCSI NCR registers and are inside the 224 1.11 matt * block of general VAXstation registers. So we grab 225 1.11 matt * them from there and knowing the internals of the 226 1.11 matt * bus_space implementation, we cast to bus_space_handles. 227 1.11 matt */ 228 1.38 matt struct vsbus_softc *vsc = device_private(parent); 229 1.39 tsutsui asc->sc_adrh = 230 1.39 tsutsui (bus_space_handle_t)(vsc->sc_vsregs + ASC_REG_KA49_ADR); 231 1.39 tsutsui asc->sc_dirh = 232 1.39 tsutsui (bus_space_handle_t)(vsc->sc_vsregs + ASC_REG_KA49_DIR); 233 1.14 matt #if 0 234 1.38 matt printf("\n%s: adrh=0x%08lx dirh=0x%08lx", device_xname(self), 235 1.39 tsutsui asc->sc_adrh, asc->sc_dirh); 236 1.39 tsutsui ncr53c9x_debug = NCR_SHOWDMA | NCR_SHOWINTS | NCR_SHOWCMDS | 237 1.39 tsutsui NCR_SHOWPHASE | NCR_SHOWSTART | NCR_SHOWMSGS; 238 1.14 matt #endif 239 1.11 matt } 240 1.4 matt error = bus_dmamap_create(asc->sc_dmat, ASC_MAXXFERSIZE, 1, 241 1.4 matt ASC_MAXXFERSIZE, 0, BUS_DMA_NOWAIT, &asc->sc_dmamap); 242 1.1 matt 243 1.37 christos #if defined(VAX46) || defined(VAX48) || defined(VAX49) || defined(VAXANY) 244 1.37 christos if(vax_boardtype != VAX_BTYP_53) 245 1.37 christos /* SCSI ID is store in the clock NVRAM at magic address 0xbc */ 246 1.39 tsutsui sc->sc_id = (clk_page[0xbc / 2] >> clk_tweak) & 7; 247 1.37 christos else 248 1.37 christos #endif 249 1.37 christos sc->sc_id = 6; /* XXX need to get this from VMB */ 250 1.1 matt sc->sc_freq = ASC_FREQUENCY; 251 1.1 matt 252 1.33 lukem /* gimme MHz */ 253 1.1 matt sc->sc_freq /= 1000000; 254 1.1 matt 255 1.39 tsutsui scb_vecalloc(va->va_cvec, (void (*)(void *))ncr53c9x_intr, 256 1.15 matt &asc->sc_ncr53c9x, SCB_ISTACK, &asc->sc_intrcnt); 257 1.16 matt evcnt_attach_dynamic(&asc->sc_intrcnt, EVCNT_TYPE_INTR, NULL, 258 1.38 matt device_xname(self), "intr"); 259 1.1 matt 260 1.1 matt /* 261 1.1 matt * XXX More of this should be in ncr53c9x_attach(), but 262 1.1 matt * XXX should we really poke around the chip that much in 263 1.1 matt * XXX the MI code? Think about this more... 264 1.1 matt */ 265 1.1 matt 266 1.1 matt /* 267 1.1 matt * Set up static configuration info. 268 1.1 matt */ 269 1.1 matt sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB; 270 1.1 matt sc->sc_cfg2 = NCRCFG2_SCSI2; 271 1.4 matt sc->sc_cfg3 = 0; 272 1.1 matt sc->sc_rev = NCR_VARIANT_NCR53C94; 273 1.1 matt 274 1.1 matt /* 275 1.1 matt * XXX minsync and maxxfer _should_ be set up in MI code, 276 1.1 matt * XXX but it appears to have some dependency on what sort 277 1.1 matt * XXX of DMA we're hooked up to, etc. 278 1.1 matt */ 279 1.1 matt 280 1.1 matt /* 281 1.1 matt * This is the value used to start sync negotiations 282 1.1 matt * Note that the NCR register "SYNCTP" is programmed 283 1.1 matt * in "clocks per byte", and has a minimum value of 4. 284 1.1 matt * The SCSI period used in negotiation is one-fourth 285 1.1 matt * of the time (in nanoseconds) needed to transfer one byte. 286 1.1 matt * Since the chip's clock is given in MHz, we have the following 287 1.1 matt * formula: 4 * period = (1000 / freq) * 4 288 1.1 matt */ 289 1.1 matt sc->sc_minsync = (1000 / sc->sc_freq); 290 1.25 chuck sc->sc_maxxfer = 64 * 1024; 291 1.1 matt 292 1.38 matt aprint_normal("\n%s", device_xname(self)); /* Pretty print */ 293 1.3 matt 294 1.1 matt /* Do the common parts of attachment. */ 295 1.23 bouyer sc->sc_adapter.adapt_minphys = minphys; 296 1.23 bouyer sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request; 297 1.23 bouyer ncr53c9x_attach(sc); 298 1.1 matt } 299 1.1 matt 300 1.1 matt /* 301 1.1 matt * Glue functions. 302 1.1 matt */ 303 1.1 matt 304 1.39 tsutsui static uint8_t 305 1.1 matt asc_vsbus_read_reg(struct ncr53c9x_softc *sc, int reg) 306 1.1 matt { 307 1.38 matt struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc; 308 1.1 matt 309 1.4 matt return bus_space_read_1(asc->sc_bst, asc->sc_ncrh, 310 1.38 matt reg * sizeof(uint32_t)); 311 1.1 matt } 312 1.1 matt 313 1.1 matt static void 314 1.39 tsutsui asc_vsbus_write_reg(struct ncr53c9x_softc *sc, int reg, uint8_t val) 315 1.1 matt { 316 1.38 matt struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc; 317 1.1 matt 318 1.4 matt bus_space_write_1(asc->sc_bst, asc->sc_ncrh, 319 1.38 matt reg * sizeof(uint32_t), val); 320 1.1 matt } 321 1.1 matt 322 1.1 matt static int 323 1.38 matt asc_vsbus_dma_isintr(struct ncr53c9x_softc *sc) 324 1.1 matt { 325 1.38 matt struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc; 326 1.39 tsutsui 327 1.4 matt return bus_space_read_1(asc->sc_bst, asc->sc_ncrh, 328 1.38 matt NCR_STAT * sizeof(uint32_t)) & NCRSTAT_INT; 329 1.1 matt } 330 1.1 matt 331 1.1 matt static void 332 1.38 matt asc_vsbus_dma_reset(struct ncr53c9x_softc *sc) 333 1.1 matt { 334 1.38 matt struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc; 335 1.1 matt 336 1.4 matt if (asc->sc_flags & ASC_MAPLOADED) 337 1.4 matt bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap); 338 1.4 matt asc->sc_flags &= ~(ASC_DMAACTIVE|ASC_MAPLOADED); 339 1.1 matt } 340 1.1 matt 341 1.1 matt static int 342 1.38 matt asc_vsbus_dma_intr(struct ncr53c9x_softc *sc) 343 1.1 matt { 344 1.38 matt struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc; 345 1.4 matt u_int tcl, tcm; 346 1.4 matt int trans, resid; 347 1.4 matt 348 1.4 matt if ((asc->sc_flags & ASC_DMAACTIVE) == 0) 349 1.39 tsutsui panic("%s: DMA wasn't active", __func__); 350 1.4 matt 351 1.4 matt asc->sc_flags &= ~ASC_DMAACTIVE; 352 1.4 matt 353 1.4 matt if (asc->sc_dmasize == 0) { 354 1.4 matt /* A "Transfer Pad" operation completed */ 355 1.44 msaitoh tcl = NCR_READ_REG(sc, NCR_TCL); 356 1.4 matt tcm = NCR_READ_REG(sc, NCR_TCM); 357 1.4 matt NCR_DMA(("asc_vsbus_intr: discarded %d bytes (tcl=%d, tcm=%d)\n", 358 1.4 matt tcl | (tcm << 8), tcl, tcm)); 359 1.4 matt return 0; 360 1.4 matt } 361 1.4 matt 362 1.4 matt resid = 0; 363 1.4 matt if ((resid = (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)) != 0) { 364 1.4 matt NCR_DMA(("asc_vsbus_intr: empty FIFO of %d ", resid)); 365 1.4 matt DELAY(1); 366 1.4 matt } 367 1.6 matt if (asc->sc_flags & ASC_MAPLOADED) { 368 1.6 matt bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap, 369 1.6 matt 0, asc->sc_dmasize, 370 1.6 matt asc->sc_flags & ASC_FROMMEMORY 371 1.6 matt ? BUS_DMASYNC_POSTWRITE 372 1.6 matt : BUS_DMASYNC_POSTREAD); 373 1.4 matt bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap); 374 1.6 matt } 375 1.4 matt asc->sc_flags &= ~ASC_MAPLOADED; 376 1.4 matt 377 1.4 matt resid += (tcl = NCR_READ_REG(sc, NCR_TCL)); 378 1.4 matt resid += (tcm = NCR_READ_REG(sc, NCR_TCM)) << 8; 379 1.4 matt 380 1.4 matt trans = asc->sc_dmasize - resid; 381 1.4 matt if (trans < 0) { /* transferred < 0 ? */ 382 1.19 matt printf("asc_vsbus_intr: xfer (%d) > req (%lu)\n", 383 1.19 matt trans, (u_long) asc->sc_dmasize); 384 1.4 matt trans = asc->sc_dmasize; 385 1.4 matt } 386 1.4 matt NCR_DMA(("asc_vsbus_intr: tcl=%d, tcm=%d; trans=%d, resid=%d\n", 387 1.4 matt tcl, tcm, trans, resid)); 388 1.1 matt 389 1.4 matt *asc->sc_dmalen -= trans; 390 1.39 tsutsui *asc->sc_dmaaddr += trans; 391 1.4 matt 392 1.6 matt asc->sc_xfers++; 393 1.1 matt return 0; 394 1.1 matt } 395 1.1 matt 396 1.1 matt static int 397 1.39 tsutsui asc_vsbus_dma_setup(struct ncr53c9x_softc *sc, uint8_t **addr, size_t *len, 398 1.1 matt int datain, size_t *dmasize) 399 1.1 matt { 400 1.38 matt struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc; 401 1.1 matt 402 1.1 matt asc->sc_dmaaddr = addr; 403 1.1 matt asc->sc_dmalen = len; 404 1.1 matt if (datain) { 405 1.6 matt asc->sc_flags &= ~ASC_FROMMEMORY; 406 1.1 matt } else { 407 1.6 matt asc->sc_flags |= ASC_FROMMEMORY; 408 1.1 matt } 409 1.39 tsutsui if ((vaddr_t)*asc->sc_dmaaddr < VM_MIN_KERNEL_ADDRESS) 410 1.39 tsutsui panic("%s: DMA address (%p) outside of kernel", 411 1.39 tsutsui __func__, *asc->sc_dmaaddr); 412 1.1 matt 413 1.43 chs NCR_DMA(("%s: start %d@%p,%d\n", device_xname(sc->sc_dev), 414 1.38 matt (int)*asc->sc_dmalen, *asc->sc_dmaaddr, 415 1.38 matt (asc->sc_flags & ASC_FROMMEMORY))); 416 1.45 riastrad *dmasize = asc->sc_dmasize = uimin(*dmasize, ASC_MAXXFERSIZE); 417 1.1 matt 418 1.1 matt if (asc->sc_dmasize) { 419 1.1 matt if (bus_dmamap_load(asc->sc_dmat, asc->sc_dmamap, 420 1.1 matt *asc->sc_dmaaddr, asc->sc_dmasize, 421 1.1 matt NULL /* kernel address */, 422 1.7 matt BUS_DMA_NOWAIT|VAX_BUS_DMA_SPILLPAGE)) 423 1.38 matt panic("%s: cannot load DMA map", 424 1.39 tsutsui device_xname(sc->sc_dev)); 425 1.1 matt bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap, 426 1.6 matt 0, asc->sc_dmasize, 427 1.6 matt asc->sc_flags & ASC_FROMMEMORY 428 1.6 matt ? BUS_DMASYNC_PREWRITE 429 1.6 matt : BUS_DMASYNC_PREREAD); 430 1.11 matt bus_space_write_4(asc->sc_bst, asc->sc_adrh, 0, 431 1.1 matt asc->sc_dmamap->dm_segs[0].ds_addr); 432 1.11 matt bus_space_write_4(asc->sc_bst, asc->sc_dirh, 0, 433 1.6 matt asc->sc_flags & ASC_FROMMEMORY); 434 1.38 matt NCR_DMA(("%s: dma-load %lu@0x%08lx\n", 435 1.39 tsutsui device_xname(sc->sc_dev), 436 1.38 matt asc->sc_dmamap->dm_segs[0].ds_len, 437 1.38 matt asc->sc_dmamap->dm_segs[0].ds_addr)); 438 1.4 matt asc->sc_flags |= ASC_MAPLOADED; 439 1.1 matt } 440 1.1 matt 441 1.1 matt return 0; 442 1.1 matt } 443 1.1 matt 444 1.1 matt static void 445 1.1 matt asc_vsbus_dma_go(struct ncr53c9x_softc *sc) 446 1.1 matt { 447 1.38 matt struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc; 448 1.1 matt 449 1.4 matt asc->sc_flags |= ASC_DMAACTIVE; 450 1.1 matt } 451 1.1 matt 452 1.1 matt static void 453 1.1 matt asc_vsbus_dma_stop(struct ncr53c9x_softc *sc) 454 1.1 matt { 455 1.38 matt struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc; 456 1.1 matt 457 1.6 matt if (asc->sc_flags & ASC_MAPLOADED) { 458 1.6 matt bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap, 459 1.6 matt 0, asc->sc_dmasize, 460 1.6 matt asc->sc_flags & ASC_FROMMEMORY 461 1.6 matt ? BUS_DMASYNC_POSTWRITE 462 1.6 matt : BUS_DMASYNC_POSTREAD); 463 1.4 matt bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap); 464 1.6 matt } 465 1.4 matt 466 1.4 matt asc->sc_flags &= ~(ASC_DMAACTIVE|ASC_MAPLOADED); 467 1.1 matt } 468 1.1 matt 469 1.1 matt static int 470 1.1 matt asc_vsbus_dma_isactive(struct ncr53c9x_softc *sc) 471 1.1 matt { 472 1.38 matt struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc; 473 1.1 matt 474 1.1 matt return (asc->sc_flags & ASC_DMAACTIVE) != 0; 475 1.1 matt } 476